# **SEMESTER I**

Discipline: ELECTRONICS AND COMMUNICATION Stream : EC2

| CODE      | COURSE NAME                            | CATEGORY           | L | Τ | Р | CREDIT |
|-----------|----------------------------------------|--------------------|---|---|---|--------|
| 221TEC100 | ADVANCED<br>ENGINEERING<br>MATHEMATICS | DISCIPLINE<br>CORE | 3 | 0 | 0 | 3      |

**Preamble:** The purpose of this course is to expose students to the basic theory of linear algebra and probability.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs. After the completion of the course the student will be able to

| CO 1 | To analyze distributions of random variables and make computations based on that                               |
|------|----------------------------------------------------------------------------------------------------------------|
| CO 2 | evaluate average behaviour of random variables, and analyze their converging behviours                         |
| CO 3 | To analyze behaviour of random processes and explain basis of vector spaces.                                   |
| CO 4 | To evaluate properties of linear transformations                                                               |
| CO 5 | To evaluate if a linear tranformation is diagonalizable and decompose it using spectral decomposition theorem. |

# Mapping of course outcomes with program outcomes

|      | <b>PO 1</b> | PO 2 | <b>PO 3</b> | PO4 | PO5 | PO6 | PO7 |
|------|-------------|------|-------------|-----|-----|-----|-----|
| CO 1 | 3           |      | 3           |     | 3   | 3   |     |
| CO 2 | 3           |      | 3           |     | 3   | 3   |     |
| CO 3 | 3           |      | 3           |     | 3   | 3   |     |
| CO 4 | 3           |      | 3           |     | 3   | 3   |     |
| CO 5 | 3           |      | 3           |     | 3   | 3   |     |

**Assessment Pattern** 

| <b>Bloom's Category</b> | End Semester Examination |
|-------------------------|--------------------------|
| Apply                   | 20                       |
| Analyse                 | 20                       |
| Evaluate                | 20                       |
| Create                  |                          |

#### Mark distribution

| Total Marks | CIE | ESE | ESE Duration |
|-------------|-----|-----|--------------|
| 100         | 40  | 60  | 2.5 hours    |

#### **Continuous Internal Evaluation Pattern:**

Continuous Internal Evaluation: 40 marks

- Problem assignments including unsolved exercise problems from reference text books: 20 marks
- Quiz: 10 marks
- Test paper (1 number): 10 marks

Quiz shall include topics from at least 50% of the syllabus. Test paper shall include minimum 80% of the syllabus

### **End Semester Examination Pattern:**

End Semester Examination: 60 marks

There will be two parts; Part A and Part B

- Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question. Students should answer all questions.
- Part B will contain 7 questions with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

**Model Question Paper** 

## A P J ABDUL KALAM TECHNOLOGICAL UNIVERSITY M.TECH DEGREE EXAMINATION SEMESTER:

#### **Branch**:

#### ADVANCED ENGINEERING MATHEMATICS

#### Time: 2.5 Hours

Marks: 60

#### Part A

#### Answer ALL Questions. Each question carries 5 marks

- 1. Given that  $f(x) = \frac{k}{2^x}$  is a probability distribution of a random variable that can take on the values  $x = 0, 1, 2, 3, \wedge 4$ . Find k. Find the cumulative distribution function.
- 2. State and prove weak law of large numbers.
- 3. Show that (1,3,2,-2), (4,1,-1,3), (1,1,2,0), (0,0,0,1) is a basis for  $\mathbb{R}^4$ .
- 4. Let  $T: V \to W$  be a linear transformation defined by T(x, y, z) = (x + y, x y, 2x + z). Find the range, null space, rank and nullity of *T*.
- 5. Describe an inner product space. If V is an inner product space, then for any vectors  $\alpha, \beta$  in V prove that  $\|\alpha + \beta\| \le \|\alpha\| + \|\beta\|$ .

## Part B Answer ANY FIVE Questions, one from each module (5 x 7 marks = 35marks)

- 6. If the probability mass function of a RV X is given by  $P(X = x) = kx^3$ , x = 1,2,3,4. Find the value of k,  $P\left[\left(\frac{1}{2} < X < \frac{3}{2}\right)/X > 1\right]$ , mean and variance of X.
- 7. If the moment generating function of a uniform distribution for a random variable X is  $\frac{1}{t}(e^{5t}-e^{4t})$ . Find E(X).
- 8. Consider the Markov chain with three states,  $s=\{1,2,3\}$  that has the following transition matrix  $P = \begin{bmatrix} \frac{1}{2} & \frac{1}{4} & \frac{1}{4} \\ \frac{1}{3} & 0 & \frac{2}{3} \\ \frac{1}{2} & \frac{1}{2} & 0 \end{bmatrix}$  Draw the state diagram for the chain. If  $P(X_1 = x_1) = \frac{1}{2} + \frac$

1) = 
$$P(X_2 = 2) = \frac{1}{4}$$
, find  $P(X_1 = 3, X_2 = 2, X_3 = 1)$ .

9. Find the eigen values and eigen vectors of  $A = \begin{bmatrix} 2 & 2 & 1 \\ 1 & 3 & 1 \\ 1 & 2 & 2 \end{bmatrix}$ .

- 10. Find the least square solution to the equation Ax = b, where  $A = \begin{bmatrix} 1 & 2 \\ 1 & 3 \\ 0 & 0 \end{bmatrix}$  and b =
  - $\begin{bmatrix} 4\\5\\6 \end{bmatrix}$ , Obtain the projection matrix *P* which projects *b* on to the column space of *A*.
- 11.Let T be the linear transformation from  $R^3$  to  $R^2$  defined by T(x,y,z) = (x+y, 2z-x). Let  $B_1, B_2$  be standard ordered bases of  $R^3$  and  $R^2$  respectively. Compute the matrix of T relative to the pair  $B_1, B_2$ .
- 12.Let V be a finite-dimensional complex inner product space, and let T be any linear operator on V. Show that there is an orthonormal basis for V in which the matrix of T is upper triangular.

\*\*\*\*\*

#### Syllabus

**Module 1** Axiomatic definition of probability. Independence. Bayes' theorem and applications. Random variables. Cumulative distribution function, Probability Mass Function, Probability Density function, Conditional and Joint Distributions and densities, Independence of random variables. Functions of Random Variables: Two functions of two random variables. Pdf of functions of random variables using Jacobian.

**Module 2** Expectation, Fundamental theorem of expectation, Moment generating functions, Characteristic function. Conditional expectation. Covariance matrix. Uncorrelated random variables. Pdf of Jointly Gaussian random variables, Markov and Chebyshev inequalities, Chernoff bound. Central Limit theorem. Convergence of random variables. Weak law of large numbers, Strong law of large numbers.

**Module 3** Random Processes. Poisson Process, Wiener Process, Markov Process, Birth-Death Markov Chains, Chapman-Kolmogorov Equations,

Groups, Rings, homomorphism of rings. Field. Vector Space. Subspaces. direct sum. Linear independence, span. Basis. Dimension. Finite dimensional vector spaces. Coordinate representation of vectors. Row spaces and column spaces of matrices.

**Module 4** Linear Transformations. Four fundamental subspaces of a linear transformation. Rank and Rank-nullity theorem. Matrix representation of linear transformation. Change of basis transformation. System of linear equations. Existence and uniqueness of solutions. Linear functionals. Dual, double dual and transpose of a linear transformation.

Module 5 Eigen values, Eigen vectors, Diagonizability.

Inner product. Norm. Projection. Least-squares solution. Cauchy-Schwartz inequality. Orthonormal bases. Orthogonal complement. Spectral decomposition theorem.

## **Course Plan**

| No  | Торіс                                                                                                                      | No. of   |
|-----|----------------------------------------------------------------------------------------------------------------------------|----------|
| INU |                                                                                                                            | Lectures |
|     | Module I                                                                                                                   |          |
| 1.1 | Axiomatic definition of probability. Independence. Bayes' theorem and applications.                                        | 2        |
| 1.2 | Random variables. Cumulative distribution function, Probability Mass Function,                                             | 1        |
| 1.3 | Probability Density function, Conditional and Joint Distributions<br>and densities, Independence of random variables.      | 2        |
| 1.4 | Functions of Random Variables: Two functions of two random variables. Pdf of functions of random variables using jacobian. | 2        |
|     | Module II                                                                                                                  |          |
| 2.1 | Expectation, Fundamental theorem of expectation, Conditional expectation.                                                  | 1        |
| 2.2 | Moment generating functions, Charectristic function.                                                                       | 1        |
| 2.3 | Covariance matrix. Uncorrelated random variables. Pdf of Jointly Guassian random variables,                                | 2        |
| 2.4 | Markov and Chebyshev inequalities, Chernoff bound. Central Limit theorem.                                                  | 2        |
| 2.5 | Convergence of random variables. Weak law of large numbers, Strong law of large numbers.                                   | 2        |
| 3   | Module III                                                                                                                 |          |
| 3.1 | Random Processes. Poisson Process, Wiener Process,                                                                         | 2        |
| 3.2 | Markov Process, Birth-Death Markov Chains, Chapman-<br>Kolmogorov Equations,                                               | 2        |
| 3.3 | Groups, Rings, homomorphism of rings. Field. Vector Space.<br>Subspaces. direct sum.                                       | 2        |
| 3.4 | Linear independence, span. Basis. Dimension. Finite dimensional vector spaces.                                             | 2        |
| 3.5 | Coordinate representation of vectors. Rowspaces and column spaces of matrices.                                             | 1        |
| 4   | Module IV                                                                                                                  |          |
| 4.1 | Linear Transformations. Four fundamental subspaces of a linear transformation. Rank and Rank-nullity theorem.              | 2        |
| 4.2 | Matrix representation of linear transformation. Change of basis transformation.                                            | 1        |
| 4.3 | System of linear equations. Existence and uniqueness of solutions.                                                         | 2        |
| 4.4 | Linear functionals. Dual, double dual and transpose of a linear transformation.                                            | 2        |

| 5   | Module V                                                         |   |  |  |  |
|-----|------------------------------------------------------------------|---|--|--|--|
| 5.1 | Eigen values, Eigen vectors, Diagonizability.                    | 2 |  |  |  |
| 5.2 | Inner product. Norm. Projection. Least-squares solution. Cauchy- | 2 |  |  |  |
|     | Schwartz inequality.                                             |   |  |  |  |
| 5.2 | Orthonormal bases. Orthogonal complement. Spectral               | ſ |  |  |  |
| 5.5 | decomposition theorem.                                           | 2 |  |  |  |

## **Reference Books**

1. Hoffman Kenneth and Kunze Ray, Linear Algebra, Prentice Hall of India.

2. Jimmie Gilbert and Linda Gilbert, Linear Algebra and Matrix Theory, Elsevier

3. Henry Stark and John W. Woods "Probability and Random Processes withApplications to Signal Processing", Pearson Education, Third edition.

4. Athanasios Papoulis and S. Unnikrishna Pillai. Probability, Random Variables and Stochastic Processes, TMH

| CODE      | COURSE NAME         | CATEGORY | L            | Т | Р | CREDIT |
|-----------|---------------------|----------|--------------|---|---|--------|
| 221TEC001 | SYSTEM DESIGN USING | PROGRAM  | 2            | 0 | 0 | 2      |
|           | EMBEDDED PROCESSORS | CORE 1   | CORE 1 3 0 0 |   | U | 3      |

**Preamble:** Embedded systems are normally built around Microcontrollers and ARM Processor based SOCs. This Embedded System using Embedded Processors course focuses on the architecture and programming of embedded processors. The objective of the course is to provide understanding of the techniques essential to the design and implementation of embedded systems using suitable hardware and software tools. This course offers a range of topics of immediate relevance to industry and makes the participants exactly suitable for Embedded Industry

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1        | Comprehend Embedded Processor and its software                          |  |  |  |
|-------------|-------------------------------------------------------------------------|--|--|--|
| CO 2        | Design an Embedded system with ARM microcontrollers                     |  |  |  |
| CO 3        | Design an Embedded system using processors, memory I/O devices and      |  |  |  |
| 05          | communication network within realistic constraints.                     |  |  |  |
| CO 4        | Comprehend ARM Cortex M4 microcontrollers                               |  |  |  |
| CO 5        | Comprehend the peripheral programming of ARm cortex M4 Microcontrollers |  |  |  |
| <b>CO 6</b> | Comprehend advanced Embedded Controllers, Features and case studies     |  |  |  |

### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | <b>PO 7</b> |
|------|------|------|------|------|------|------|-------------|
| CO 1 | 1    | 1    | -    | 3    | -    | -    | -           |
| CO 2 | -    | -    | -    | -    | 1    | 2    | -           |
| CO 3 | -    | -    | 2    | -    | 2    | -    | -           |
| CO 4 | -    | -    | 3    | -    | 2    | -    | -           |
| CO 5 | 2    | -    | -    | 3    | -    | -    | -           |
| CO 6 | 2    | -    | -    | 3    | -    | -    | -           |

### Assessment Pattern

| Bloom's Category | End Semester Examination |
|------------------|--------------------------|
| Apply            | 20                       |
| Analyse          | 20                       |
| Evaluate         | 10                       |

| Create | 10 |
|--------|----|
|        |    |

Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Micro project/Course based project : 20 marks

Course based task/Seminar/Quiz : 10 marks

Test paper, 1 no. : 10 marks

The project shall be done individually. Group projects not permitted. Test paper shall include minimum 80% of the syllabus.

### **End Semester Examination Pattern:60 Marks**

The end semester examination will be conducted by the University. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

## **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code:Course Name: SYSTEM DESIGN USING EMBEDDED221TEC001PROCESSORS |                               |                                                                                                                  |                                              | )          |  |
|--------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------|--|
| Time : 2.5 Hours                                                         |                               | 2.5 Hours                                                                                                        | Maximum                                      | : 60 Marks |  |
|                                                                          | PART A (Answer all questions) |                                                                                                                  |                                              |            |  |
| 1                                                                        |                               | How do we classify the embedded systems based on complexity of applications? Detail each category with examples. |                                              |            |  |
| 2.                                                                       |                               | Discuss the Interconnect Matrix concepts in ARM Cortex M4<br>Microcontroller                                     |                                              |            |  |
| 3.                                                                       |                               | Discuss the usage of the Watchdog timer with suitable examples.                                                  |                                              |            |  |
| 4.                                                                       |                               | Discuss how to enable Advanced Encryption Standard (AES) based<br>applications using ARM Cortex M4.              |                                              | 5 marks    |  |
| 5                                                                        |                               | Write a short note techniques.                                                                                   | on programming for Power-Efficient Computing | 5 marks    |  |

|     | PART B (Answer any 5 questions)                                                                                                                                                                                                                                                                                                                                                                                                                              |         |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 6.  | Compare and contrast ARM, Thumb, and Thumb-2 instruction set architecture in ARM processors.                                                                                                                                                                                                                                                                                                                                                                 | 7 marks |
| 7.  | Discuss the AMBA and AXI bus.                                                                                                                                                                                                                                                                                                                                                                                                                                | 7 marks |
| 8.  | With help of a block diagram explain the architecture of ARM Cortex M4<br>Microcontroller.                                                                                                                                                                                                                                                                                                                                                                   | 7 marks |
| 9.  | Explain the working of NVIC on ARM Cortex M4.                                                                                                                                                                                                                                                                                                                                                                                                                | 7 marks |
| 10. | <ul> <li>Write down the steps required to implement an application with the following events in embedded C on Cortex M4 Microcontroller. Assume that initially both LEDs are OFF and Blue &amp; Green LEDs are connected to Ports PB6 and PB7 respectively.</li> <li>i. Receive a character send from PC through USART2.</li> <li>ii. Switch ON the Green LED once character 'A' is received</li> <li>iii. Switch OFF Green LED on receiving 'B'.</li> </ul> | 7 marks |

|     | iv. Switch ON Blue LED the once character 'C' is received                                     |         |
|-----|-----------------------------------------------------------------------------------------------|---------|
|     | Switch OFF Blue LED on receiving 'D'.                                                         |         |
| 11. | Write a short note on                                                                         | 7 marks |
|     | i. Quad SPI in ARM cortex M4                                                                  |         |
|     | ii. Memory protections                                                                        |         |
| 12. | Design a real-time data acquisition system using ARM Cortex M4                                | 7 marks |
|     | Microcontroller. It is required to periodically monitor and control the                       |         |
|     | temperature in a boiler which ranges from 0°C to 140°C. The temperature                       |         |
|     | has to be kept at a set-point of $60^{\circ}C \pm 5^{\circ}C$ . Provision should be given for |         |
|     | receiving the set-point value of temperature from the PC. Illustrate the                      |         |
|     | design with appropriate block diagrams and flowcharts.                                        |         |

#### **Syllabus**

Introduction to Embedded Systems - ARM Cortex M4 Microcontroller system - ARM Cortex M4 Microcontroller Peripheral Overview - Memory, Safety and Security in ARM Cortex Microcontroller - Advanced Embedded Controllers, Features and case studies

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs.

| No  | Topia                                                                  |          |
|-----|------------------------------------------------------------------------|----------|
| INO | Горіс                                                                  | Lectures |
| 1   | Introduction to Embedded Systems                                       | ·        |
| 1.1 | Overview of embedded system architecture,                              | 1        |
| 1.2 | Development and debugging Tools for Embedded Systems                   | 1        |
| 12  | Overview ARM Architecture - Architecture Versions, Instruction Set     | 2        |
| 1.5 | Development, Thumb-2 and Instruction Set Architecture,                 | 5        |
| 1.4 | AMBA,AXI bus overview.                                                 | 2        |
| 1.5 | Overview of the Arm Cortex-Mx Processor Architectures                  | 2        |
| 2   | ARM Cortex M4 Microcontroller system                                   |          |
| 2.1 | ARM Cortex M4 Core, Interconnect Matrix in ARM Cortex M4               | 2        |
| 2.1 | Microcontroller                                                        | 5        |
| 2.2 | System configuration Controller, NVIC, External Interrupt Controllers, | 2        |
| 2.2 | DMA                                                                    | 5        |
| 2.3 | Reset and Clock Control, Clock Recovery System, Power Control          | 2        |
| 3   | ARM Cortex M4 Microcontroller Peripheral Overview                      |          |
| 3.1 | Introduction to Arm Cortex-M4 Programming, overview of CMSIS           | 1        |
| 3.2 | GPIO, ADC, DAC                                                         | 3        |
| 3.3 | Communication & Peripherals - USART, UART, I2C, SPI, USB, CAN          | 3        |
| 3.4 | Watchdogs and Timers, PWM                                              | 3        |
| 4   | Memory, Safety and Security in ARM Cortex Microcontroller              |          |
| 4.1 | Flash, Quad SPI Interface, Flexible Memory controller                  | 3        |
| 4.2 | CRC, Random Number Generator, memory protections                       | 3        |
| 4.3 | Advanced Encryption Standard HW Accelerator (AES), Safety support      | 2        |
| 5   | Advanced Embedded Controllers, Features and case studies               |          |
| 5 1 | Programming for Power-Efficient Computing - High Level and low         | 2        |
| 5.1 | level Techniques                                                       | 2        |
| 5.2 | Cortex M7, M23 and M33 Controllers and Features                        | 1        |
| 5.3 | Overview of mbed platform                                              | 1        |
| 5.4 | Embedded Systems case studies - Consumer, Medical, Automotive          | 2        |

### **Text/Reference Books**

1.Yiu J. The Definitive Guide to ARM Cortex M3 and Cortex M4 Processors, 3rd Edition, Elsevier

2.Andrew N Sloss, Dominic Symes, Chris Wright, "ARM System Developer's Guide - Designing and Optimizing System Software", 2006, Elsevier

3. Steve Furber, "ARM System-on-Chip Architecture", 2nd Edition, Pearson Education

4.Cortex-M4 Technical Reference Manual (TRM)5.Raj Kamal, "Microcontroller - Architecture Programming Interfacing and System Design"

1st Edition, Pearson Education

6.P.S Manoharan, P.S. Kannan, "Microcontroller based System Design", 1st Edition, Scitech Publications

| CODE      | COURSE NAME          | CATEGORY          | L | Т | Р | CREDIT |
|-----------|----------------------|-------------------|---|---|---|--------|
| 221TEC002 | EMBEDDED PROGRAMMING | PROGRAM<br>CORE 2 | 3 | 0 | 0 | 3      |

**Preamble:** The C Standards Committee created the Embedded C as a collection of language extensions for the C programming language to address commonality concerns that emerge with C extensions for various embedded systems. It's used to create microcontroller programming software Fixed-point arithmetic, named address spaces, and essential I/O hardware addressing are all characteristics not accessible in normal C.The course also covers object oriented programming using C++. The course will give an overview of Coding Standards For Compliance.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1        | Comprehend the fundamentals of C                                            |
|-------------|-----------------------------------------------------------------------------|
| CO 2        | Comprehend the Embedded C                                                   |
| CO 3        | Embedded Programming and development Tools                                  |
| <b>CO 4</b> | Comprehend the fundamentals of C++                                          |
| CO 5        | Have hands on experience in using state-of- art hardware and software tools |
| CO 6        | Comprehend the Embedded Programming Coding standards & Concepts             |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | <b>PO 7</b> |
|------|------|------|------|------|------|------|-------------|
| CO 1 | 1    | 1    | -    | 3    | -    | -    | -           |
| CO 2 | -    | -    | -    | -    | 1    | 2    | -           |
| CO 3 | -    | -    | 2    | -    | 2    | -    | -           |
| CO 4 | -    | -    | 3    | -    | 2    | -    | -           |
| CO 5 | 2    | -    | -    | 3    | -    | -    | -           |
| CO 6 | 2    | -    | -    | 3    | -    | -    | -           |

#### **Assessment Pattern**

| Bloom's Category | End Semester Examination |  |
|------------------|--------------------------|--|
| Apply            | 20                       |  |
| Analyse          | 20                       |  |
| Evaluate         | 10                       |  |
| Create           | 10                       |  |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

## **Continuous Internal Evaluation Pattern: 40 Marks**

Micro project/Course based project : 20 marks Course based task/Seminar/Quiz : 10 marks Test paper, 1 no. : 10 marks The project shall be done individually. Group projects not permitted. Test paper shall include minimum 80% of the syllabus.

## End Semester Examination Pattern:60 Marks

The end semester examination will be conducted by the University. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# Model Question paper

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code:Course Name: Embedded Programming221TEC002 |                                                       |                                                                   |              |
|--------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------|--------------|
| Tim                                                    | e : 2.5 Hours                                         | Maximum                                                           | 1 : 60 Marks |
|                                                        |                                                       | PART A (Answer all questions)                                     |              |
| 1                                                      | Discuss about type                                    | es of UML modeling.                                               | 5 marks      |
| 2.                                                     | What is Makefile?                                     | P Discuss its usage with suitable examples.                       | 5 marks      |
| 3.                                                     | Compare C and E                                       | mbedded C.                                                        | 5 marks      |
| 4.                                                     | Discuss polymorphism concepts with suitable examples. |                                                                   | 5 marks      |
| 5                                                      | Discuss theMISRA C standard.                          |                                                                   |              |
|                                                        |                                                       | PART B (Answer any five questions)                                |              |
| 6.                                                     | What do you me<br>multiplication of                   | an by algorithm? Also write the algorithm to find f two matrices. | 7 marks      |
| 7.                                                     | Write a short no<br>i. GNU profiler<br>ii. GNU C Com  | te on piler and compiler options                                  | 7 marks      |
| 8.                                                     | Write a C progra                                      | am to implement singly linked list                                | 7 marks      |
| 9.                                                     | Explain function                                      | overloading with the help of a suitable C++ program.              | 7 marks      |
| 10.                                                    | Describe inherita                                     | ance concepts with suitable C++ programs.                         | 7 marks      |
| 11.                                                    | Discuss the com                                       | pute bound optimisation techniques in detail.                     | 7 marks      |
| 12.                                                    | Describe IEEE-7                                       | 754 standard and applications.                                    | 7 marks      |

## Syllabus

Introduction to Programming & algorithms for problem solving - C Programming Basics - Advanced C programming for Embedded Systems - Object Oriented Programming concepts with C++ - Embedded Programming Coding standards & Concepts

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs)

| No  | o Tonic                                                                                                                                                                             |          |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|
| 110 | Торк                                                                                                                                                                                | Lectures |  |  |  |
| 1   | Introduction to Programming & algorithms for problem solving                                                                                                                        |          |  |  |  |
| 1.1 | The Basic Model of Computation                                                                                                                                                      | 1        |  |  |  |
| 1.2 | Algorithms, Flow-charts, Programming Languages, Compilation,<br>Linking and Loading, Testing and Debugging,                                                                         |          |  |  |  |
| 1.3 | Algorithms for Problem Solving:Decimal Base to Binary Base<br>conversion, Reversing digits of an integer, GCD (Greatest Common<br>Division), LCM etc.                               |          |  |  |  |
| 1.4 | Use case diagrams and UML                                                                                                                                                           | 2        |  |  |  |
| 2   | C Programming Basics                                                                                                                                                                |          |  |  |  |
| 2.1 | GNU Tools: gcc, gdb, gprof, Makefiles                                                                                                                                               | 2        |  |  |  |
| 2.2 | Basic data types, operations, and flow control (decision-making statements), Flow control (loops), typecasting, and computer logic, Switch-case, arrays, and the basics of strings. | 3        |  |  |  |
| 2.3 | pointers, functions, storage class                                                                                                                                                  | 3        |  |  |  |
| 3   | Advanced C programming for Embedded Systems                                                                                                                                         |          |  |  |  |
| 3.1 | Structure and union.                                                                                                                                                                | 3        |  |  |  |
| 3.2 | Linear and nonlinear data structures                                                                                                                                                | 1        |  |  |  |
| 3.3 | Linked List                                                                                                                                                                         | 2        |  |  |  |
| 4   | Object Oriented Programming concepts with C++                                                                                                                                       |          |  |  |  |
| 4.1 | Overview of C++, Fundamentals of the object-oriented approach                                                                                                                       | 3        |  |  |  |
| 4.2 | Class hierarchy, Advanced class concepts                                                                                                                                            | 4        |  |  |  |
| 4.3 | Templates, Accessing data and dealing with exceptions                                                                                                                               | 2        |  |  |  |
| 5   | Embedded Programming Coding standards & Concepts                                                                                                                                    | 1        |  |  |  |
| 5.1 | Coding Standards For Compliance , ANSI C, C89, C95, C99, C11,<br>MISRA C & C++                                                                                                      | 2        |  |  |  |
| 5.2 | Profiling & Optimisation techniques                                                                                                                                                 | 2        |  |  |  |
| 5.3 | Pragma, floating-point exceptions rounding multi-precision libraries (GMP, MPFR, MPIR)                                                                                              | 2        |  |  |  |

| 5.4 | IEEE-754                         | 1 |
|-----|----------------------------------|---|
| 5.5 | Static and dynamic Code analysis | 1 |

## **Text/Reference Books**

- 1. C Programming language, Kernighan, Brian W, Ritchie, Dennis M
- 2. "Embedded C", Michael J. Pont, Addison Wesley
- 3. The Complete Reference C++, Herbert Schildt, TMH
- 4. GNU C++ For Linux, Tom Swan, Prentice Hall India
- 5. Daniel W. Lewis, "Fundamentals of embedded software where C and assembly meet", Pearson Education, 2002.

| CODE      | COURSE NAME                 | CATEGORY     | L | Т | Р | CREDIT |
|-----------|-----------------------------|--------------|---|---|---|--------|
| 221LEC100 | EMBEDDED<br>PROGRAMMING LAB | LABORATORY 1 | 0 | 0 | 2 | 1      |

**Preamble:** The C Standards Committee created the Embedded C as a collection of language extensions for the C programming language to address commonality concerns that emerge with C extensions for various embedded systems. It's used to create microcontroller programming software Fixed-point arithmetic, named address spaces, and essential I/O hardware addressing are all characteristics not accessible in normal C.The course also covers object oriented programming using C++. The course will give an overview of Coding Standards For Compliance.

Course Outcomes: After the completion of the course the student will be able to

| CO 1 | To understand Programming & algorithms for problem solving     |
|------|----------------------------------------------------------------|
| CO 2 | To understand the Programming Concepts                         |
| CO 3 | Build Application using High level languages C/C++ Programming |
| CO 4 | To understand optimisation and Code analysis techniques        |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | <b>PO 7</b> |
|------|------|------|------|------|------|------|-------------|
| CO 1 | 1    | 1    | -    | 3    | 2    | -    | -           |
| CO 2 | 1    | 1    | -    | 3    | 2    | -    | -           |
| CO 3 | 2    | -    | 2    | 3    | -    | -    | -           |
| CO 4 | 1    | -    | 2    | 3    | -    | -    | -           |

#### **Assessment Pattern**

| Bloom's Category | Continuous Evaluation |
|------------------|-----------------------|
|                  |                       |
| Apply            | 40                    |
| Analyse          | 20                    |
| Evaluate         | 20                    |
| Create           | 20                    |

#### Mark distribution

| Total<br>Marks | CIE | ESE |
|----------------|-----|-----|
|----------------|-----|-----|

| 100 | 100 | - |
|-----|-----|---|
|     |     |   |

#### **Continuous Internal Evaluation Pattern: 100 Marks**

The laboratory courses will be having only Continuous Internal Evaluation and carries 100 marks. Final assessment shall be done by two examiners; one examiner will be a senior faculty from the same department.

## List of Experiments

| Sl. No    | CO Mapping | Practical Exercises                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|-----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1         | CO1        | <ul> <li>Develop algorithms/ Flow diagrams.</li> <li>Any one from the following</li> <li>1.Decimal Base to Binary Base conversion</li> <li>2.Reversing digits of an integer</li> <li>3. GCD (Greatest Common Division)</li> <li>4. LCM</li> </ul>                                                                   |  |  |  |  |
| 2         | CO1        | <ul> <li>Familiarisation of UML diagrams</li> <li>With the help of open source UML tools</li> <li>1. Draw UML diagrams</li> <li>2. Export diagrams</li> <li>3. Share diagrams using Eclipse</li> <li>4. Create new, custom UML elements</li> <li>5. Build sequence and activity diagrams from plain text</li> </ul> |  |  |  |  |
| 3 CO1,CO2 |            | <ul> <li>C programming using Linux platforms</li> <li>1. Familiarisation of Linux Commands</li> <li>2. Example usage of gcc compiler with sample C programs</li> <li>3. C programming covering data types, operators, loops, strings</li> </ul>                                                                     |  |  |  |  |
| 4         | CO2,CO3    | <ul> <li>C programming using Linux platforms</li> <li>1. Examples using Pointers using C</li> <li>2. Examples using functions, pass by value, pass by reference methods.</li> <li>3. Examples covering the structure and union</li> </ul>                                                                           |  |  |  |  |

| 5 | CO2,CO3  | <ul> <li>Advanced C programming for Embedded Systems<br/>(Linear &amp; Nonlinear Data structure implementation)<br/>using C language</li> <li>1. Write a c program to implement queue and its<br/>operations</li> <li>2. Write a C Program to implement stack and its<br/>operation</li> <li>3. Write a C program to implement singly linked list<br/>and its operations</li> <li>4. Write a C program to implement circular linked lists<br/>and its operations.</li> </ul> |
|---|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6 | CO2,CO3  | <ul> <li>C++ programming using Linux platforms</li> <li>1. Example usage of g++ compiler with sample C++ programs</li> <li>2. C++ programming covering data types, operators, loops, strings</li> </ul>                                                                                                                                                                                                                                                                      |
| 7 | CO2,CO3  | <ol> <li>Class hierarchy C++ programming</li> <li>Write program to understand the class concepts in C++</li> <li>Write C++ program to cover inheritance concepts in C++</li> <li>Write C++ program to cover overloading concepts in C++.</li> </ol>                                                                                                                                                                                                                          |
| 8 | CO3, CO4 | <ul> <li>Advanced class concepts using C++ programming</li> <li>1. Write C++ program to cover virtual functions in C++.</li> <li>2. Write C++ program to cover Templates, Accessing data and dealing with exceptions</li> </ul>                                                                                                                                                                                                                                              |
| 9 | CO3,CO4  | <ol> <li>Familiarisation of Usage of make utility</li> <li>Familiarisation of gprof tool</li> <li>Familiarisation of gdb tool</li> <li>Familiarisation of Static and Dynamic Code<br/>analysis open source tools</li> </ol>                                                                                                                                                                                                                                                  |

# **Reference Books**

- 1. C Programming language, Kernighan, Brian W, Ritchie, Dennis M
- 2. "Embedded C", Michael J. Pont, Addison Wesley
- 3. The Complete Reference C++, Herbert Schildt, TMH
- 4. GNU C++ For Linux, Tom Swan, Prentice Hall India

5. Daniel W. Lewis, "Fundamentals of embedded software where C and assembly meet", Pearson Education, 2002.

# SEMESTER I PROGRAM ELECTIVE I

| CODE      | COURSE NAME                       | CATEGORY              | L | Т | Р | CREDIT |
|-----------|-----------------------------------|-----------------------|---|---|---|--------|
| 221EEC100 | ADVANCED DIGITAL<br>SYSTEM DESIGN | PROGRAM<br>ELECTIVE 1 | 3 | 0 | 0 | 3      |

**Preamble:** The objective of this course is to make students understand, practice and apply digital design principles and insights, to make them capable of independently designing complex digital systems.

The course covers various facets of digital system design and focuses on designing from the scratch. The course focuses on designing combinational and sequential building blocks, using these building blocks to design complex digital systems

Course Outcomes: After the completion of the course the student will be able to

| CO 1        | Attain comprehensive understanding of computer arithmetic fundamentals.           |
|-------------|-----------------------------------------------------------------------------------|
| COT         | (Cognitive knowledge level: Understand).                                          |
| CO 2        | Attain comprehensive understanding of digital design fundamentals                 |
| 02          | (Cognitive knowledge level: Understand).                                          |
| CO 3        | Attain understanding in designing and analysing combinational circuit and         |
| 05          | subsystems (Cognitive knowledge levels: Understand, analyse, &create ).           |
| <b>CO</b> 4 | Attain understanding in designing and analysing sequential circuit and subsystems |
| CO 4        | (Cognitive knowledge levels: Understand, analyse, create).                        |
| CO 5        | Enable design of data path units and control units for microcomputer designs      |
| 05          | (Cognitive knowledge levels: Understand, analyse, create & Evaluate).             |
| COE         | Understand digital logic testing methods for reliability and their applications.  |
|             | Cognitive knowledge levels: Understand & Apply).                                  |

### Mapping of course outcomes with program outcomes

|      | <b>PO 1</b> | PO 2 | PO 3 | PO 4 | <b>PO 5</b> | PO 6 | <b>PO 7</b> |
|------|-------------|------|------|------|-------------|------|-------------|
| CO 1 |             |      |      |      |             |      |             |
| CO 2 |             |      | 2    |      | 3           |      |             |
| CO 3 |             |      | 2    |      | 3           | 2    |             |
| CO 4 |             |      | 2    |      | 3           | 2    |             |
| CO 5 |             |      | 2    |      |             | 3    |             |
| CO 6 |             |      | 2    |      |             | 2    |             |

#### **Assessment Pattern**

| <b>Bloom's Category</b> | End Semester Examination % |
|-------------------------|----------------------------|
| Apply                   | 30                         |
| Analyse                 | 30                         |
| Evaluate                | 30                         |
| Create                  | 10                         |

### Mark distribution

| Total<br>Marks | CIE    | ESE | ESE<br>Duration |  |  |
|----------------|--------|-----|-----------------|--|--|
| 100            | 100 40 |     | 2.5 hours       |  |  |

### **Continuous Internal Evaluation: 40 marks**

| Preparing a review article based on p | beer reviewed       |
|---------------------------------------|---------------------|
| Original publications (minimum 10     |                     |
| publications shall be referred)       | : 15 marks          |
| Course based task/Seminar/Data        |                     |
| collection and interpretation         | : 15 marks          |
| Test paper, 1 no.                     | : 10 marks          |
| Test paper shall include minimum 80   | 0% of the syllabus. |

## **End Semester Examination Pattern:**

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Cou  | Irse Code Course Name: ADVANCED DIGITAL SYSTEM DESIGN                                                       |                                                                                                                                 |              |  |  |
|------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------|--|--|
| 221E | 221EEC100                                                                                                   |                                                                                                                                 |              |  |  |
|      |                                                                                                             |                                                                                                                                 |              |  |  |
| Time | e : 2.5 Hours                                                                                               | Maximu                                                                                                                          | m : 60 Marks |  |  |
|      | F                                                                                                           | ART A (Answer all questions)                                                                                                    |              |  |  |
|      |                                                                                                             | Module I                                                                                                                        |              |  |  |
| 1    | Find out the status of<br>program status word (F<br>2's complement number                                   | f carry, overflow and sign flags of a processor's PSW) after performing the addition of the following rs :01001101 and 11101001 | 5 marks      |  |  |
|      |                                                                                                             | Module II                                                                                                                       |              |  |  |
| 2.   | Implement the followin                                                                                      | g truth table using Multiplexers.                                                                                               | 5 marks      |  |  |
|      |                                                                                                             | S1 S0 Y3 Y2 Y1 Y0                                                                                                               |              |  |  |
|      |                                                                                                             | 0 0 D3 D2 D1 D0                                                                                                                 |              |  |  |
|      |                                                                                                             | 0 1 D0 D3 D2 D1                                                                                                                 |              |  |  |
|      |                                                                                                             | 1 0 D1 D0 D3 D2                                                                                                                 |              |  |  |
|      |                                                                                                             | 1 1 D2 D1 D0 D3                                                                                                                 |              |  |  |
|      | Module III                                                                                                  |                                                                                                                                 |              |  |  |
| 3.   | Design a circuit to convert RS Flip-flop into JK Flip-flop.5 marks                                          |                                                                                                                                 |              |  |  |
|      | Module IV                                                                                                   |                                                                                                                                 |              |  |  |
| 4.   | Design a 3-bit Mod-5 self correcting binary counter.       5 marks                                          |                                                                                                                                 |              |  |  |
|      | Module V                                                                                                    |                                                                                                                                 |              |  |  |
| 5    | Explain Boolean difference method of test pattern generation with an       5 marks         example.       5 |                                                                                                                                 |              |  |  |

|     | PART B (Answer any five questions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|
|     | Module I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |  |
| 6.  | Design a sequential network to convert BCD to Excess-3 code.The input<br>and output will be serial with the least significant bit first.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |  |
| 7.  | Convert the given number in IEEE754 Double precision format as well as in POSIT format.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 7 marks |  |
|     | Module II                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |  |
| 8.  | Find the critical path and maximum frequency of operation of the circuit. Given:<br>t setup = $t_{hold}$ and = =4ns, $t_{pd}$ =6ns $t_{gate}$ =5ns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7 marks |  |
|     | Module III                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |  |
| 9.  | Given below is the initial flow table of a simple 'vending machine'.<br>Analyze the merging procedures and arrive at the reduced flow table<br>through the primitive flow table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7 marks |  |
|     | Present stateNext stateOutput $DN$ $Z$ 00011011A $A$ $B$ $C$ $ D$ $B$ $  0$ $B$ $D$ $B$ $  D$ $B$ $  1$ $D$ $D$ $E$ $F$ $ D$ $D$ $E$ $F$ $ D$ $D$ $E$ $F$ $ D$ $E$ $F$ $ 1$ $F$ $A$ $ P$ $-$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |  |
| 10. | Design a sequential Traffic light controller using Moore Graph for the intersection of street "P" and street "Q". Each street has traffic sensors, which detect the presence of vehicles approaching or stopped at the intersection.S <sub>P</sub> =1 indicates vehicle approaching on "P" and S <sub>Q</sub> = 1 for "Q". Street P is the main street and has a Green light until a vehicle approaches on "Q". Then light changes and "Q" has green light.At the end of 50 seconds the light changes back unless there is a vehicle on street "Q" and none on "P".Then "Q" gets extended time of 10 s. Let there are three outputs G <sub>P</sub> Y <sub>P</sub> R <sub>P</sub> for street "P' and three outputs G <sub>Q</sub> Y <sub>Q</sub> R <sub>Q</sub> for street "Q". | 7 marks |  |
|     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |  |



## Syllabus

Introduction to Digital Design, processor arithmetic, Combinational and Sequential Circuit Design, State machine design, digital subsystems, design of course grained data path units, process controller, Testing, Fault Modelling and Test Generation, Test generation for combinational logic circuits, Introduction to DFT and BIST.

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                          | No. of   |  |
|-----|----------------------------------------------------------------|----------|--|
| INU |                                                                | Lectures |  |
| 1   | PROCESSOR ARITHMETIC:                                          |          |  |
| 1.1 | Two's Complement Number System – Arithmetic Operations         | 1        |  |
| 1.2 | Floating Point Number system – IEEE 754 format & POSIT         | 3        |  |
| 1.3 | Basic binary codes. 3                                          |          |  |
| 2   | COMBINATIONAL LOGIC DESIGN                                     |          |  |
| 2.1 | Functional blocks – Decoders, Encoders, Three-state devices,   | 3        |  |
| 2.1 | Multiplexers, Parity circuits, Comparators,                    | 5        |  |
| 2.2 | Adders, subtractors, carry look- ahead adder, timing analysis. | Λ        |  |
| 2.2 | Combinational multiplier structures.                           | +        |  |
| 2.3 | Timing hazards                                                 | 1        |  |

| 3   | SEQUENTIAL LOGIC DESIGN                                               |   |  |
|-----|-----------------------------------------------------------------------|---|--|
| 3 1 | Latches and Flip-Flops, Sequential logic circuits – timing analysis   | 2 |  |
| 5.1 | (Set up and hold times) Synchronizers and met stability.              | 2 |  |
| 3.2 | State machines – Mealy & Moore machines, Analysis, FSM design         | 1 |  |
| 5.2 | using D Flip-Flops, FSM optimization and partitioning;                | - |  |
| 2.2 | FSM Design examples: Vending machine, Traffic light controller,       | 2 |  |
| 5.5 | Washing machine.                                                      | 2 |  |
| 4   | DIGITAL SUBSYSTEMS                                                    |   |  |
| 4.1 | ALU, 4-bit combinational multiplier, Barrel shifter,                  | 2 |  |
| 4.2 | Simple fixed point to floating point encoder, Dual Priority           | 2 |  |
| 4.2 | encoder, Cascading comparators.                                       | 2 |  |
|     | Pattern (sequence) detector, Programmable Up-down counter,            |   |  |
| 4.3 | Round robin arbiter with 3 requesters                                 | 4 |  |
|     | Process Controller, FIFO                                              |   |  |
| 5   | DIGITAL LOGIC TESTING                                                 |   |  |
| 5.1 | Introduction to digital logic testing 2                               |   |  |
| 5.2 | Fault modelling, fault collapsing, fault simulation, test generation4 |   |  |
| 5.2 | Introduction to Design For Testability(DFT),DFT and Built-In-         | 2 |  |
| 5.5 | Self-Test(BIST)                                                       | ۷ |  |

## **Reference Books**

- 1. Digital Design by M. Morris R. Mano and Michael D. Ciletti., Person Education.
- 2. Digital Design by Frank, John Wiley and Sons Publishers.
- 3. Digital Computer Arithmetic Datapath Design Using Verilog HDL by James E. Stine, Spinger
- 4. Gustafson and Yonemoto. 2017. Beating Floating Point at its Own Game: Posit Arithmetic. Supercomputing Frontiers and Innovations: an International Journal, Volume 4I, ssue 2, June 2017, pp 71–86, https://doi.org/10.14529/jsfi170206.
- 5. Digital Design Principles and Practices by John F. Wakerly, Pearson Education.
- 6. An Introduction to Logic Circuit Testing by Parag K. Lala, Morgan & Claypool Publishers.
- 7. Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits by M. Bushnell , Vishwani Agrawal, Springer.
- 8. Digital Systems Testing and Testable Design by Melvin A. Breuer, Arthur D. Friedman, Miron Abramovici, Wiley-IEEE Press

| CODE      | COURSE NAME                                      | CATEGORY              | L | Т | Р | CREDIT |
|-----------|--------------------------------------------------|-----------------------|---|---|---|--------|
| 221EEC001 | ADVANCED DATA<br>COMMUNICATION AND<br>NETWORKING | PROGRAM<br>ELECTIVE 1 | 3 | 0 | 0 | 3      |

**Preamble:** This course introduces students to the concepts of advanced data communication and networks. Being the backbone for all the IT based developments; Data Communication and Networks has seen tremendous growth in the past decade. There are new techniques and protocols emerging from time-to-time to cater the requirements of this rapidly growing area. The subject will cover history of Internet development, OSI model layers, error detection and correction, switching, multiplexing, CSMA and routing concepts. The treatment would look at current and upcoming network communications technologies for various applications.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1 | To provide understanding of advanced concepts of data communication           |
|------|-------------------------------------------------------------------------------|
| CO 2 | To understand the concepts and technologies used in data communication domain |
| CO 3 | To understand protocols used in data communication applications               |
| CO 4 | To get knowledge about latest trends in data communication and networks       |
| CO 5 | To be exposed to TCP/IP protocol suite                                        |
| CO 6 | To be familiar with various types of computer networks                        |

### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | <b>PO 7</b> |
|------|------|------|------|------|------|------|-------------|
| CO 1 | 1    | 1    | -    | 3    | -    | -    | -           |
| CO 2 | -    | -    | -    | -    | 1    | 2    | -           |
| CO 3 | -    | -    | 2    | -    | 2    | -    | -           |
| CO 4 | -    | -    | 3    | -    | 2    | -    | -           |
| CO 5 | 2    | -    | -    | 3    | -    | -    | -           |
| CO 6 | 2    | -    | -    | 3    | -    | -    | -           |

#### Assessment Pattern

| Bloom's Category | End Semester Examination |
|------------------|--------------------------|
| Apply            | 20                       |
| Analyse          | 20                       |
| Evaluate         | 10                       |

Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |  |
|----------------|-----|-----|-----------------|--|
| 100            | 40  | 60  | 2.5 hours       |  |

## **Continuous Internal Evaluation Pattern: 40 Marks**

| Preparing a review article based on peer reviewed original   | publications | (minimum | 10 |
|--------------------------------------------------------------|--------------|----------|----|
| publications shall be referred)                              | : 15 marks   |          |    |
| Course based task/Seminar/Data collection and interpretation | : 15 marks   |          |    |
| Test paper, 1 no.                                            | : 10 marks   |          |    |

Test paper shall include minimum 80% of the syllabus.

## End Semester Examination Pattern:60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course    | Code: | Course Name: Advanced Data Communication and Networking |
|-----------|-------|---------------------------------------------------------|
| 221EEC001 |       |                                                         |

| Т  | Time : 2.5 HoursMaximum : 60 Marks |                                                                                 |                                                                                                                        |                                                             |         |
|----|------------------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------|
|    | PART A (Answer all questions)      |                                                                                 |                                                                                                                        |                                                             |         |
|    |                                    | Module I                                                                        |                                                                                                                        |                                                             |         |
| 1  |                                    | In the ISO-OSI reference model, what are the functions of the transport layer ? |                                                                                                                        | 5 marks                                                     |         |
|    |                                    |                                                                                 | Module II                                                                                                              |                                                             |         |
| 2. |                                    | What are the function                                                           | ons of the Data Link Layer ?                                                                                           |                                                             | 5 marks |
|    |                                    |                                                                                 | Module III                                                                                                             |                                                             |         |
| 3. |                                    | Why circuit switchin                                                            | g cannot be used for 5                                                                                                 | packet transmission? Discuss.                               | 5 marks |
|    |                                    |                                                                                 | Module IV                                                                                                              |                                                             |         |
| 4. |                                    | What is pure ALOH is computed. Also ex                                          | re ALOHA protocol ? Explain how the throughput of a system<br>d. Also explain the relationship plot between throughput |                                                             | 5 marks |
|    |                                    |                                                                                 | Module V                                                                                                               |                                                             |         |
| 5  |                                    | Differentiate betwee<br>How can flooding be                                     | n Link-state and Dist<br>minimized?                                                                                    | tance vector routing algorithm.                             | 5 marks |
| L  |                                    | PA                                                                              | RT B (Answer any fr                                                                                                    | ve questions)                                               |         |
| 6. |                                    | Explain your unders<br>which reference mod                                      | anding about OSI and<br>el is being frequently                                                                         | TCP/IP models. Out of these, used?                          | 7 marks |
| 7. |                                    | Describe Various<br>generator polynomia<br>Generate CRC code.                   | error detection and<br>l is x3+x+1. A send                                                                             | correction techniques. The<br>ler wants to send data 1001 . | 7 marks |
| 8. |                                    | Differentiate betwee<br>Switches                                                | n Two Layer Switch                                                                                                     | es, Routers and Three Layer                                 | 7 marks |
| 9. |                                    | What is CSMA/CD                                                                 | ? What is the need                                                                                                     | of back-off in CSMA/CD ?                                    | 7 marks |

|    | E  | Explain back-off algorithm with the help of an example                |                                         |
|----|----|-----------------------------------------------------------------------|-----------------------------------------|
| 10 | Ľ  | Differentiate Frequency Hopping Spread Spectrum and Direct Sequence   | 7 mortes                                |
| •  | S  | pread Spectrum                                                        | / marks                                 |
|    |    |                                                                       |                                         |
| 11 | (i | i) Find the class of the following IP 2 address :                     |                                         |
| •  | •  | 130.15.6.8                                                            |                                         |
|    | •  | 245 .33 .5 . 8                                                        | _ 1                                     |
|    | (i | ii) Find the net id and host id of the 3 following IP addresses.      | 7 marks                                 |
|    | •  | 114 .35 .2 . 7                                                        |                                         |
|    | •  | 133 .57 .6 . 8                                                        |                                         |
|    | •  | 207.34.54.12                                                          |                                         |
| 12 | V  | Vhat are the main issues in routing ? Illustrate good and bad routing | 7 marks                                 |
| •  | u  | sing a plot.                                                          | / 111/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1/1 |
|    |    |                                                                       |                                         |

## Syllabus

Fundamentals of Data Communication and Networks - Error Detection and Correction -Types of Errors - Checksum Data Link Control - Switching - Multiplexing - Connecting devices - Media Access Control (MAC) - ALOHA - Carrier Sense Multiple Access (CSMA) - Networks Layer - Dynamic Host Configuration Protocol (DHCP), Network Address Resolution(NATF) - Unicast Routing

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. )

| No  | Торіс                                                             | No. of   |
|-----|-------------------------------------------------------------------|----------|
|     |                                                                   | Lectures |
| 1   | Fundamentals of Data Communication and Networks                   |          |
| 1.1 | Data Communications, Networks and Network Types                   | 1        |
| 1.2 | Internet History, Standards and Administration                    | 1        |
| 1.3 | Protocol Layering, TCP/IP protocol suite, OSI Model               | 1        |
| 1.4 | Digital Data Transmission, DTE-DCE interface                      | 2        |
|     | Data Link Layer: Introduction, Data Link Layer, Nodes and Links,  |          |
| 1.5 | Services, Categories of Links, sub layers, Link Layer Addressing, | 2        |
|     | Address Resolution Protocol                                       |          |
| 2   | Error Detection and Correction                                    |          |
| 2.1 | Types of Errors, Redundancy, detection versus correction          | 1        |
| 2.2 | Coding Block Coding: Error Detection, Vertical redundancy         | 2        |
|     | cheeks, longitudinal redundancy cheeks                            | 2        |
| 2.3 | Error Correction: Error correction single bit, Hamming code.      | 2        |
|     | Cyclic Codes: Cyclic Redundancy Check, Polynomials, Cyclic        |          |
| 2.4 | Code Encoder Using Polynomials, Cyclic Code Analysis,             | 3        |
|     | Advantage of Cyclic Codes                                         |          |

| 2.5 | Checksum Data Link Control: DLC Services, Data Link Layer<br>Protocols HDLC Point to Point Protocol                                                                                                                         | 2 |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|
| 3   | Switching and Multiplexing                                                                                                                                                                                                  |   |  |
|     | Switching: Introduction to Switching, Circuit Switched Networks,                                                                                                                                                            | 2 |  |
| 3.1 | Packet Switching, Structure of switch                                                                                                                                                                                       | 2 |  |
| 3.2 | Multiplexing :Multiplexing, Frequency Division Multiplexing,<br>Time Division Multiplexing                                                                                                                                  | 2 |  |
| 3.3 | Connecting devices:Passive Hubs, Repeaters, Active Hubs,<br>Bridges, Two Layer Switches, Routers, Three Layer Switches,<br>Gateway, Backbone Networks                                                                       | 1 |  |
| 3.4 | Wired LANS: Ethernet Protocol, Standard Ethernet, Fast Ethernet, Gigabit Ethernet, 10 Gigabit Ethernet                                                                                                                      | 1 |  |
| 4   | Media Access Control (MAC)                                                                                                                                                                                                  |   |  |
| 4.1 | Media Access Control (MAC) Sub Layer Random Access, ALOHA                                                                                                                                                                   | 1 |  |
| 4.2 | Carrier Sense Multiple Access (CSMA), Carrier Sense Multiple<br>Access with Collision Detection (CSMA/CD), Carrier Sense<br>Multiple Access with Collision Avoidance (CSMA/CA)                                              | 3 |  |
| 4.3 | Controlled Access- Reservation, Polling- Token Passing,<br>Channelization                                                                                                                                                   | 1 |  |
| 4.4 | Frequency Division Multiple Access (FDMA), Time – Division<br>Multiple Access (TDMA), Code – Division Multiple Access<br>(CDMA)                                                                                             | 2 |  |
| 4.5 | Spectrum Spreading: Spread Spectrum-Frequency Hopping Spread<br>Spectrum and Direct Sequence Spread Spectrum                                                                                                                | 1 |  |
| 5   | Networks Layer                                                                                                                                                                                                              |   |  |
| 5.1 | Packetizing, Routing and Forwarding, Packet Switching, Network<br>Layer Performance                                                                                                                                         | 2 |  |
| 5.2 | IPv4 Address, Address Space, Classful Addressing, Classless<br>Addressing                                                                                                                                                   | 2 |  |
| 5.3 | Dynamic Host Configuration Protocol (DHCP), Network Address<br>Resolution(NATF)                                                                                                                                             | 1 |  |
| 5.4 | Forwarding of IP Packets, Forwarding based on Destination<br>Address, Forwarding based on Label, Routing as Packet Switches                                                                                                 | 2 |  |
| 5.5 | Unicast Routing : Introduction, Routing Algorithms-Distance<br>Vector Routing, Link State Routing, Path Vector Routing, Unicast<br>Routing Protocols- Routing Information Protocol(RIP), Open<br>Short Path First Version 4 | 2 |  |

## **Reference Books**

- 1. B. A. Forouzan, "Data Communications and Networking", 5th, 2013, TMH.
- 2. William Stallings, "Data and Computer Communications", 8th ed., 2007, PHI.

- 3. Prakash C. Gupta, "Data Communications and Computer Networks", 2006, PHI.
- 4. B. A. Forouzan, "Data Communications and Networking", 2nd, 2013, TMH.
| CODE      | COURSE NAME     | CATEGORY              | L | Т | Р | CREDIT |
|-----------|-----------------|-----------------------|---|---|---|--------|
| 221EEC002 | CLOUD COMPUTING | PROGRAM<br>ELECTIVE 1 | 3 | 0 | 0 | 3      |

**Preamble:** Cloud computing is an interesting domain, it helps businesses meet their need for software, hardware, and the right type of infrastructure that can keep projects going. Meanwhile, it also offers cost-effective solutions, which would have once cost companies several thousands of dollars. The topic often breaks into sections that focus on the components of a computing cloud, categories of various service types, cloud security, exploring platforms as service, evaluating cloud architectures, etc. These are a few reasons why enrolling in a cloud computing course proves to be useful for professionals.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1 | Explain the concept of Cloud Computing                           |
|------|------------------------------------------------------------------|
| CO 2 | Understanding component level virtualization                     |
| CO 3 | Explain the Architecture of Cloud Computing                      |
| CO 4 | Understanding the concept of Parallel and distributed computing  |
| CO 5 | Studying and understanding the Cloud Services – IaaS, PaaS, SaaS |
| CO 6 | Analysing the importance of Cloud Security                       |

#### Mapping of course outcomes with program outcomes

|      | <b>PO 1</b> | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | <b>PO 7</b> |
|------|-------------|------|------|------|------|------|-------------|
| CO 1 | 1           | 1    | -    | 3    | -    | -    | -           |
| CO 2 | -           | -    | -    | -    | 1    | 2    | -           |
| CO 3 | -           | -    | 2    | -    | 2    | -    | -           |
| CO 4 | -           | -    | 3    | -    | 2    | -    | -           |
| CO 5 | 2           | -    | -    | 3    | -    | -    | -           |
| CO 6 | 2           | -    | -    | 3    | -    | -    | -           |

#### Assessment Pattern

| Bloom's Category | End Semester Examination |
|------------------|--------------------------|
| Apply            | 20                       |
| Analyse          | 20                       |
| Evaluate         | 10                       |
| Create           | 10                       |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

#### **End Semester Examination Pattern:60 Marks**

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

Course Code: 221EEC002

Course Name: Cloud Computing

Time : 2.5 Hours

Maximum : 60 Marks

|    | PART A (Answer all questions)                                               |         |
|----|-----------------------------------------------------------------------------|---------|
| 1  | Write a note on Cloud Services – IaaS, PaaS, SaaS                           | 5 marks |
| 2. | State the differences between a traditional computer and a virtual machine. | 5 marks |
| 3. | Explain the design challenges of Cloud Computing Architecture               | 5 marks |
| 4. | Briefly explaining Hadoop Library from Apache                               | 5 marks |
| 5  | Why it is harder to establish security in the cloud?                        | 5 marks |

|    | PART B (Answer any five questions)                                                                       |         |
|----|----------------------------------------------------------------------------------------------------------|---------|
| 6  | Differentiate Public , Private and Hybrid Clouds                                                         | 7 marks |
| 7  | Explain various implementation levels of Virtualization.                                                 | 7 marks |
| 8  | What is global exchange of Cloud Resources                                                               | 7 marks |
| 9. | What is meant by Map Reduce? Explain the logical data flow of MapReduce function using suitable example. | 7 marks |
| 10 | Design the architecture of Amazon web services.                                                          | 7 marks |
| 11 | Explain Security Architecture Design in cloud .                                                          | 7 marks |
| 12 | Explain in detail about the seven security issues one should discuss with a cloud-computing vendor.      | 7 marks |

#### Syllabus

Introduction to Cloud Computing, Introduction to component level virtualization, Architecture of Cloud Computing, Parallel and distributed computing, Cloud Infrastructure, Programming Model, Security in the cloud.

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 creditcourses, the content can be for 26 hrs.)

| No  | Торіс                                                            |   |  |  |  |
|-----|------------------------------------------------------------------|---|--|--|--|
| INU |                                                                  |   |  |  |  |
| 1   | Introduction to Cloud Computing:                                 |   |  |  |  |
| 1.1 | Evolution of Cloud Computing                                     | 1 |  |  |  |
| 1.2 | System Models for Distributed and Cloud Computing                | 1 |  |  |  |
| 1.3 | NIST Cloud Computing Reference Architecture                      | 1 |  |  |  |
| 1.4 | Features of Cloud Computing                                      | 1 |  |  |  |
| 1.5 | Cloud Services – IaaS, PaaS, SaaS                                | 1 |  |  |  |
| 1.6 | Cloud service Providers – Public, Private and Hybrid Clouds      | 1 |  |  |  |
| 2   | Introduction to component virtualization:                        |   |  |  |  |
| 2.1 | Basics of Virtualization                                         | 1 |  |  |  |
| 2.2 | Types of Virtualization                                          | 1 |  |  |  |
| 2.3 | Implementation Levels of Virtualization                          | 2 |  |  |  |
| 2.4 | Virtualization of CPU, Memory, I/O Devices                       | 2 |  |  |  |
| 2.5 | Desktop Virtualization                                           | 1 |  |  |  |
| 2.6 | Server Virtualization                                            | 1 |  |  |  |
| 2.7 | Storage Virtualization                                           | 1 |  |  |  |
| 2.8 | Network Virtualization                                           | 1 |  |  |  |
| 3   | Architectural Design of Compute and Storage Clouds               |   |  |  |  |
| 3.1 | Layered Cloud Architecture Development                           | 1 |  |  |  |
| 3.2 | Design Challenges                                                | 1 |  |  |  |
| 3.3 | Inter Cloud Resource Management                                  | 1 |  |  |  |
| 3.4 | Resource Provisioning and Platform Deployment                    | 1 |  |  |  |
| 3.5 | Global Exchange of Cloud Resources                               | 1 |  |  |  |
| 4   | Parallel and Distributed Programming Paradigms                   |   |  |  |  |
| 4.1 | Map Reduce, Twister and Iterative MapReduce                      | 1 |  |  |  |
| 4.2 | Hadoop Library from Apache                                       | 1 |  |  |  |
| 4.3 | Mapping Applications                                             | 1 |  |  |  |
| 4.4 | Programming Support                                              | 2 |  |  |  |
| 4.5 | Google App Engine                                                | 1 |  |  |  |
| 4.6 | Amazon AWS                                                       | 1 |  |  |  |
| 4.7 | Cloud Software Environments - Eucalyptus, Open Nebula, OpenStack | 3 |  |  |  |
| 5   | Security Overview                                                |   |  |  |  |
| 5.1 | Cloud Security Challenges                                        | 1 |  |  |  |

| 5.2 | Software-as-a-Service Security                                | 1 |
|-----|---------------------------------------------------------------|---|
| 5.3 | Security Governance                                           | 1 |
| 5.4 | Risk Management                                               | 1 |
| 5.5 | Security Monitoring                                           | 1 |
| 5.6 | Security Architecture Design                                  | 1 |
| 5.7 | Data Security, Application Security, Virtual Machine Security | 3 |

#### **Reference Books**

- Kai Hwang, Geoffrey C Fox, Jack G Dongarra, "Distributed and Cloud Computing, From Parallel Processing to the Internet of Things", Morgan Kaufmann Publishers, 2012
- 2. John W.Rittinghouse and James F.Ransome, "Cloud Computing: Implementation, Management, and Security", CRC Press, 2010
- 3. Toby Velte, Anthony Velte, Robert Elsenpeter, "Cloud Computing, A Practical Approach", TMH, 2009
- 4. George Reese, "Cloud Application Architectures: Building Applications and Infrastructure in the Cloud" O'Reilly, 2009
- 5. James E. Smith, Ravi Nair, "Virtual Machines: Versatile Platforms for Systems and Processes", Elsevier/Morgan Kaufmann, 2005
- Katarina Stanoevska-Slabeva, Thomas Wozniak, SantiRistol, "Grid and Cloud Computing – A Business Perspective on Technology and Applications", Springer, 2010

| CODE      | COURSE NAME       | CATEGORY          | L | Τ   | Р | CREDIT |
|-----------|-------------------|-------------------|---|-----|---|--------|
| 221EEC002 | ELECTRONIC DESIGN | PROGRAM           | 2 | Δ   | 0 | 2      |
| 221EEC003 | AUTOMATION        | <b>ELECTIVE 1</b> | 3 | 0 0 | U | 3      |

**Preamble:** The electronic design automation (EDA) industry is older than its name. The industry produces tools that assist in the specification, design, verification, implementation and test of electronic systems. These systems can be fabricated as either an integrated circuit, or multiple of them mounted on a printed circuit board. In the early days, integrated circuits were designed by hand, but as the size of the designs grew, automation was required. The earliest tools assisted with drafting the design, quickly followed by tools that helped with place and route and functional verification.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1        | Become pro in EDA software such as OrCAD             |
|-------------|------------------------------------------------------|
| CO 2        | Provide exposure to industrial workflow              |
| CO 3        | Circuit Simulation                                   |
| <b>CO 4</b> | Design Issues and Tools                              |
| CO 5        | Develop problem-solving and critical analysis skills |
| CO 6        | Learn project management concepts                    |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | <b>PO 7</b> |
|------|------|------|------|------|------|------|-------------|
| CO 1 | 3    | -    | -    | -    | -    | -    | 1           |
| CO 2 | -    | 2    | -    | -    | -    | -    | -           |
| CO 3 | -    | -    | 3    | 2    | 1    | 3    | -           |
| CO 4 | 2    | -    | -    | 3    | -    | -    | 2           |
| CO 5 | -    | 2    | 2    | -    | 1    | -    | -           |
| CO 6 | -    | -    | -    | -    | -    | 1    | -           |

#### **Assessment Pattern**

| <b>Bloom's Category</b> | End Semester Examination |
|-------------------------|--------------------------|
| Apply                   | 20                       |
| Analyse                 | 20                       |
| Evaluate                | 10                       |
| Create                  | 10                       |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration  |
|----------------|-----|-----|------------------|
| 100            | 40  | 60  | 2Hr 30<br>minute |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 number : 10 marks

Test paper shall include minimum 80% of the syllabus.

#### End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 10 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

| U        | Slot [SLOT] |
|----------|-------------|
| Reg. No: | Name:       |

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY FIRST SEMESTER M.TECH DEGREE EXAMINATION

| Subject: 221EEC003 | ELECTRONIC DESIGN AUTOMATION |  |
|--------------------|------------------------------|--|
|--------------------|------------------------------|--|

| Time : 2Hr 30 minute | Maximum : 60 Marks |
|----------------------|--------------------|
|                      |                    |

|    | PART A (Answer all questions)            |         |  |  |  |  |
|----|------------------------------------------|---------|--|--|--|--|
| 1  | Explain Symbolic Design Entry            | 5 marks |  |  |  |  |
| 2. | Explain Auto routing in PCB Design       | 5 marks |  |  |  |  |
| 3. | How Design Files are created in Layout   | 5 marks |  |  |  |  |
| 4. | Write notes on Classes and types of PCBs | 5 marks |  |  |  |  |
| 5  | Describe EMC required at component level | 5 marks |  |  |  |  |

|     | PART B (Answer any five questions)                 |         |
|-----|----------------------------------------------------|---------|
| 6.  | What is the Purpose of Creating the layout Netlist | 7 marks |
| 7.  | PSPICE format generation and simulation            | 7 marks |
| 8.  | What are the Standard fabrication allowances       | 7 marks |
| 9.  | Discuss PCB Manufacturability                      | 7 marks |
| 10  | Give details about PCB Industry Standards          | 7 marks |
| 11. | Discuss Designing a Multilayer PCB Stackup         | 7 marks |
| 12. | Discuss the EMC for High speed circuit             | 7 marks |

#### **Syllabus**

Computer Aided Design Technique - Creating PCB - PCB Fabrication - PCB Industry Standards - IPC, EIA, JEDEC - Designing a Multilayer PCB Stackup to Balance Signal Integrity

**Corse Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs.)

| No  | Tonic                                                          | No. of   |  |  |  |  |
|-----|----------------------------------------------------------------|----------|--|--|--|--|
| INU | горс                                                           | Lectures |  |  |  |  |
| 1   | Computer Aided Design Technique                                |          |  |  |  |  |
| 1.1 | Concept of Electronic Design Automation                        | 3        |  |  |  |  |
| 1.2 | Symbolic Design Entry                                          | 3        |  |  |  |  |
| 1.3 | Creating the layout Netlist                                    | 2        |  |  |  |  |
| 2   | Creating PCB                                                   | ·        |  |  |  |  |
| 2.1 | Importing Netlist, Autorouting the board                       | 2        |  |  |  |  |
| 2.2 | Performing a design rule check                                 | 2        |  |  |  |  |
| 2.3 | PSPICE format generation and simulation                        | 2        |  |  |  |  |
| 2,4 | PCB cores and layer stack up 2                                 |          |  |  |  |  |
| 3   | PCB Fabrication                                                | ·        |  |  |  |  |
| 3.1 | PCB fabrication process                                        | 3        |  |  |  |  |
| 3.2 | Design Files created by layout                                 | 3        |  |  |  |  |
| 3.3 | Standard fabrication allowances2                               |          |  |  |  |  |
| 4   | PCB Industry Standards                                         |          |  |  |  |  |
| 4.1 | IPC, EIA, JEDEC                                                | 2        |  |  |  |  |
| 4.2 | Classes and types of PCBs                                      | 3        |  |  |  |  |
| 4.3 | Manufacturability and Reliability 3                            |          |  |  |  |  |
| 5   | PCB Design for signal integrity                                | ·        |  |  |  |  |
| 5.1 | Designing a Multilayer PCB Stackup to Balance Signal Integrity | 3        |  |  |  |  |
| 5.2 | EMC at component level 2                                       |          |  |  |  |  |
| 5.3 | EMC for High speed circuit 3                                   |          |  |  |  |  |

#### **Reference Books**

- 1. The Electronic Design Automation Handbook Dirk Jansen et al
- 2. PCB Design Techniques for EMC compliance: A Handbook for Designers Mark I Montrose
- 3. EMC at Component and PCB level Martin O'Hara
- 4. Analog Design and Simulation using OrCad Capture and PSpice Dennis Fitzpatrick

# SEMESTER I PROGRAM ELECTIVE II

| CODE      | COURSE NAME                 | CATEGORY              | L | Т | Р | CREDIT |
|-----------|-----------------------------|-----------------------|---|---|---|--------|
| 221EEC006 | ELECTRONIC SYSTEM<br>DESIGN | PROGRAM<br>ELECTIVE 2 | 3 | 0 | 0 | 3      |

**Preamble:** The main thrust of Electronic System Design is addressing ways to "tame" the physical effects and control the unwanted side effects of the large-scale integration. The objective is to make the system reliable in production and use, and to make it resilient against external influences.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1 | Design Process and Its Fundamentals                            |  |  |
|------|----------------------------------------------------------------|--|--|
| CO 2 | System Architecture and Protection Requirements                |  |  |
| CO 3 | Reliability Analysis                                           |  |  |
| CO 4 | Thermal Management and Cooling                                 |  |  |
| CO 5 | Electromagnetic Compatibility (EMC)                            |  |  |
| CO 6 | Recycling Requirements and Design for Environmental Compliance |  |  |

#### Mapping of course outcomes with program outcomes

|             | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | <b>PO 7</b> |
|-------------|------|------|------|------|------|------|-------------|
| CO 1        |      | -    | -    | -    | -    | -    | 1           |
| CO 2        | -    | 1    | -    | -    | -    | -    | -           |
| CO 3        | -    | -    | 3    | 2    | 1    | 3    | -           |
| CO 4        | 3    | -    | -    | 3    | -    | -    | 2           |
| CO 5        | -    | 1    | 2    | -    | 3    | -    | -           |
| <b>CO</b> 6 | -    | -    | -    | -    | -    | 1    | -           |

#### **Assessment Pattern**

| Bloom's Category | End Semester Examination |  |  |
|------------------|--------------------------|--|--|
| Apply            | 20                       |  |  |
| Analyse          | 20                       |  |  |
| Evaluate         | 10                       |  |  |
| Create           | 10                       |  |  |

#### Mark distribution

| Total<br>Marks | CIE       | ESE | ESE<br>Duration |
|----------------|-----------|-----|-----------------|
| 100            | 100 40 60 |     | 2Hr 30          |
| 100            | 40        | 00  | minute          |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 number : 10 marks

Test paper shall include minimum 80% of the syllabus.

#### **End Semester Examination Pattern:60 Marks**

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 10 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question paper**

| U        | Slot [SLOT] |
|----------|-------------|
| Reg. No: | Name:       |

## APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY FIRST SEMESTER M.TECH DEGREE EXAMINATION

| Sı                   | ubje                          | ct: 221EEC006                                                           | ELECTRONIC SYSTEM D              | ESIGN   |              |  |
|----------------------|-------------------------------|-------------------------------------------------------------------------|----------------------------------|---------|--------------|--|
| Time : 2Hr 30 minute |                               |                                                                         |                                  | Maximun | n : 60 Marks |  |
|                      | PART A (Answer all questions) |                                                                         |                                  |         |              |  |
|                      |                               | Module I                                                                |                                  |         |              |  |
| 1                    |                               | Discuss Electronic System Design Process5 marks                         |                                  |         |              |  |
| 2.                   |                               | Discuss about Reliability Analysis in Electronic product design 5 marks |                                  |         |              |  |
| 3.                   |                               | Explain Thermal Management of Electronic Product5 marks                 |                                  |         |              |  |
| 4.                   |                               | Describe Coupling Between System Components5 marks                      |                                  |         | 5 marks      |  |
| 5                    |                               | Discuss Product Re                                                      | ecycling in the Disposal Process |         | 5 marks      |  |

|     |   | PART B (Answer any five questions)                      |         |
|-----|---|---------------------------------------------------------|---------|
| 6.  | E | Explain necessity of system Protection Requirements     | 7 marks |
| 7.  | E | Explain Reliability Analysis of Electronic Systems      | 7 marks |
| 8.  | Ι | Discuss about Heat Transfer in Electronic System Design | 7 marks |
| 9.  | Ι | Discuss about Electrostatic Discharge (ESD)             | 7 marks |
| 10. | E | Explain Grounding Electronic Systems                    | 7 marks |
| 11. | E | Explain Design and Development for Disassembly          | 7 marks |

| 12. | How to find Material Suitability in Design and Development | 7 marks |
|-----|------------------------------------------------------------|---------|
|     |                                                            |         |

#### Syllabus

Design Process and Its Fundamentals - Reliability Analysis - Thermal Management and Cooling - Electromagnetic Compatibility (EMC) - Recycling Requirements and Design for Environmental Compliance

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs).

| No  | Торіс                                                          | No. of   |  |  |
|-----|----------------------------------------------------------------|----------|--|--|
|     |                                                                | Lectures |  |  |
| 1   | Design Process and Its Fundamentals                            |          |  |  |
| 1.1 | Design & Development process                                   | 3        |  |  |
| 1.2 | System Architecture and Protection Requirements                | 3        |  |  |
| 1.3 | System Protection                                              | 2        |  |  |
| 2   | Reliability Analysis                                           |          |  |  |
| 2.1 | Failure of Electronic Components                               | 3        |  |  |
| 2.2 | Failure of Electronic Systems                                  | 3        |  |  |
| 2.3 | Reliability Analysis of Electronic Systems                     | 2        |  |  |
| 3   | Thermal Management and Cooling                                 |          |  |  |
| 3.1 | Terminology, Temperatures, and Power Dissipation               | 3        |  |  |
| 3.2 | Heat Transfer                                                  | 3        |  |  |
| 3.3 | Enclosure                                                      | 2        |  |  |
| 4   | Electromagnetic Compatibility (EMC)                            |          |  |  |
| 4.1 | Coupling Between System Components                             | 2        |  |  |
| 4.2 | Electrostatic Discharge (ESD)                                  | 2        |  |  |
| 4.3 | Grounding Electronic Systems                                   | 2        |  |  |
| 4.4 | Shielding from Fields                                          | 2        |  |  |
| 5   | Recycling Requirements and Design for Environmental Compliance |          |  |  |
| 5.1 | Product Recycling in the Disposal Process                      | 3        |  |  |
| 5.2 | Design and Development for Disassembly                         | 3        |  |  |
| 5.3 | Material Suitability in Design and Development                 | 2        |  |  |

#### **Reference Books**

- 1. Fundamentals of Electronic Systems Design Jens Lienig, Hans Brümmer
- 2. A practical guide to EMC Engineering LeventSevgi
- 3. The Electrical Engineering Handbook Series Richard C Dorf
- 4. Designing Electronic Product Enclosures Tony Serksnis

| CODE             | COURSE NAME          | CATEGORY              | L | Т | Р | CREDIT |
|------------------|----------------------|-----------------------|---|---|---|--------|
| <b>221EEC007</b> | ELECTRONIC PACKAGING | PROGRAM<br>ELECTIVE 2 | 3 | 0 | 0 | 3      |

**Preamble:** The objective of this course is to students to the multidisciplinary area of electronics systems packaging critically significant in product design.

The course covers various facets of packaging at three major hierarchies namely, chip level, printed circuit board level and at system level.

Course Outcomes: After the completion of the course the student will be able to

| CO 1        | Attain comprehensive understanding of packaging types commonly used                |  |  |
|-------------|------------------------------------------------------------------------------------|--|--|
| CO 2        | Attain comprehensive understanding of associated thermal, Electrical issues.       |  |  |
| CO 3        | Attain comprehensive understanding of associated speed, signal and integrity power |  |  |
| 05          | issues.                                                                            |  |  |
| CO 4        | Enable design of packages which can withstand higher temperature, vibrations and   |  |  |
| CO 4        | shock.                                                                             |  |  |
| CO 5        | Design of PCBs which minimize the EMI and operate at higher frequency              |  |  |
| <b>CO 6</b> | Understand Testing methods for reliability and apply various testing methods       |  |  |

#### Mapping of course outcomes with program outcomes

|      | <b>PO 1</b> | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 |
|------|-------------|------|------|------|------|------|
| CO 1 | 3           | -    | -    | -    | -    | -    |
| CO 2 | -           | 2    | -    | -    | -    | -    |
| CO 3 | -           | -    | 1    | 2    | 1    | 1    |
| CO 4 | 2           | -    | -    | 1    | -    | -    |
| CO 5 | -           | 3    | 2    | -    | 2    | -    |
| CO 6 | -           | -    | -    | -    | -    | 2    |

#### **Assessment Pattern**

| <b>Bloom's Category</b> | End Semester Examination |
|-------------------------|--------------------------|
| Apply                   | 20                       |
| Analyse                 | 20                       |
| Evaluate                | 10                       |
| Create                  | 10                       |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration  |
|----------------|-----|-----|------------------|
| 100            | 40  | 60  | 2Hr 30<br>minute |

#### **Continuous Internal Evaluation Pattern:**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 number : 10 marks.

Test paper shall include minimum 80% of the syllabus.

#### **End Semester Examination Pattern:**

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 10 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

## Model Question paper

| U        | Slot [SLOT] |
|----------|-------------|
| Reg. No: | Name:       |

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY FIRST SEMESTER M.TECH DEGREE EXAMINATION

| Subject: 221EEC007 | ELECTRONIC PACKAGING |
|--------------------|----------------------|
| 5                  |                      |

| Time : 2Hr 30 minute | Maximum : 60 Marks |
|----------------------|--------------------|
|                      |                    |

|    | PART A (Answer all questions)          |         |
|----|----------------------------------------|---------|
| 1  | Discuss Packaging Hierarchy            | 5 marks |
| 2. | Discuss Sand to Silicon Process Flow   | 5 marks |
| 3. | Discuss Electrical Design in Packages  | 5 marks |
| 4. | Discuss Thermal Management in packages | 5 marks |
| 5  | Discuss Testing Concepts & Methods     | 5 marks |

|     | PART B (Answer any five questions)                                    |         |
|-----|-----------------------------------------------------------------------|---------|
| 6.  | Describe Packaging Materials & Its properties                         | 7 marks |
| 7.  | Explain Multi Chip and System in Packages                             | 7 marks |
| 8.  | Describe Signal Distribution, Power Distribution & Clock Distribution | 7 marks |
| 9.  | Explain Thermal conductivity and resistance to heat in packages       | 7 marks |
| 10. | Describe Cooling requirements of IC Packages                          | 7 marks |
| 11. | Explain Surface Mount Technology                                      | 7 marks |
| 12. | Describe Board Assembly                                               | 7 marks |

#### Syllabus

Overview of Electronic Systems Packaging - Semiconductor Packaging - Electrical design considerations in packaging - Thermal design considerations in System Packaging - Printed circuit boards - Surface Mount Technology and testing - PCB Anatomy

**Corse Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs.

| No  | Торіс                                                           | No. of   |
|-----|-----------------------------------------------------------------|----------|
|     |                                                                 | Lectures |
| 1   | OVERVIEW OF ELECTRONIC SYSTEMS PACKAGING                        |          |
| 1.1 | Functions of an Electronic Package & Packaging Hierarchy        | 3        |
| 1.2 | Packaging types & Packaging Technology                          | 3        |
| 1.3 | Packaging Materials & Its properties                            | 2        |
| 2   | SEMICONDUCTOR PACKAGING                                         |          |
| 2.1 | Sand to Silicon Process Flow                                    | 3        |
| 2.2 | Wafer packaging & Wire Bonding                                  | 3        |
| 2.3 | Single Chip, Multi Chip and System in Packages                  | 2        |
| 3   | <b>ELECTRICAL DESIGN CONSIDERATIONS IN PACKAGIN</b>             | G        |
| 3.1 | Electrical Issues of Systems Packaging: Transmission Lines,     | 3        |
|     | Electromagnetic, Noise Sources, Digital and RF Issues           | 5        |
| 3.2 | Signal Distribution, Power Distribution & Clock Distribution    | 3        |
| 3.3 | Electrical Design                                               | 2        |
| 4   | THERMAL DESIGN CONSIDERATIONS IN SYSTEMS PAC                    | KAGING   |
| 4.1 | Heat transfer fundamentals, Thermal conductivity and resistance | 3        |
| 4.2 | Conduction, convection and radiation, Cooling requirements      | 3        |
| 4.3 | Thermal Management                                              | 2        |
| 5   | PRINTED CIRCUIT BOARDS, SURFACE MOUNT TCHNOL                    | .OGY &   |
|     | TESTING                                                         |          |
| 5.1 | PCB Anatomy, CAD Tools and Board Assembly                       | 3        |
| 5.2 | Surface Mount Technology, Process Control and Design            | 3        |
|     | challenges                                                      | 5        |
| 5.3 | Reliability, Testing Concepts & Methods                         | 2        |

#### **Reference Books**

- 1. Tummala, Rao R., Fundamentals of Microsystems Packaging, McGraw Hill, 2001
- 2. R.S.Khandpur, Printed Circuit Board, Tata McGraw Hill, 2005
- 3. William D.Brown, Advanced Electronic Packaging, IEEE Press, 1999
- 4. Blackwell (Ed), The electronic packaging handbook, CRC Press, 2000
- 5. Bosshart, Printed Circuit Boards Design and Technology, TataMcGraw Hill, 1988.

- 6. Tummala, Rao R, Microelectronics packaging handbook, McGraw Hill, 2008. Bosshart, Printed Circuit Boards Design and Technology, TataMcGraw Hill, 1988.
- 7. R., G. Kaduskar and V.B.Baru, Electronic Product design, Wiley India, 2011
- 8. R.S.Khandpur Printed Circuit Board, Tata McGraw Hill, 2005
- Michael L. Bushnell &Vishwani D. Agrawal, Essentials of Electronic Testing for Digital, memory & Mixed signal VLSI Circuits, Kluwer Academic Publishers.2000.
- 10. M. Abramovici, M. A. Breuer, and A.D. Friedman, —Digital System Testing and Testable Designl, Computer Science Press,1990
- 11. Recent literature in Electronic Packaging

| CODE      | COURSE NAME         | CATEGORY   | L   | Τ | Р | CREDIT |
|-----------|---------------------|------------|-----|---|---|--------|
| 221EEC008 | DATA STRUCTURES AND | PROGRAM    | 3   | Δ | 0 | 2      |
|           | ALGORITHMS          | ELECTIVE 2 | 3 0 |   | U | 5      |

**Preamble:**This course aims at moulding the learner to understand the various data structures, their organization and operations. The course helps the learners to assess the applicability of different data structures and associated algorithms for solving real world problems which requires to compare and select appropriate data structures to efficiently solve the problem.

Course Outcomes: After the completion of the course the student will be able to

| CO | Design an algorithm for a computational task and calculate the time/ space              |
|----|-----------------------------------------------------------------------------------------|
| 1  | complexities of that algorithm (Cognitive knowledge level: Apply)                       |
|    | Identify the suitable datastructure (array or linked list) to represent a data item     |
| CO | required to be processed to solve a given computational problem and write an            |
| 2  | algorithm to find the solution of the computational problem (Cognitive knowledge        |
|    | level: Apply)                                                                           |
| CO | Prepare an algorithm to find the solution of a computational problem by selecting an    |
|    | appropriate data structure (binary tree/graph) to represent a data item to be processed |
| 3  | (Cognitive knowledge level: Apply)                                                      |
| CO | Store a given data set using an appropriate Hash function to enable efficient access of |
| 4  | data in the given set                                                                   |
| CO | Select appropriate sorting algorithms to be used in specific circumstances(Cognitive    |
| 5  | knowledge level: Analyze)                                                               |
| CO | Design and implement data structures for solving real world problems efficiently        |
| 6  | (Cognitive knowledge level: Apply)                                                      |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2         | PO 3 | PO 4 | PO 5 | PO 6 | PO 12        |
|------|------|--------------|------|------|------|------|--------------|
| CO 1 |      | $\checkmark$ |      |      |      |      | $\checkmark$ |
| CO 2 |      | $\checkmark$ |      |      |      |      | $\checkmark$ |
| CO 3 |      |              |      |      |      |      |              |
| CO 4 |      | $\checkmark$ |      |      |      |      | $\checkmark$ |
| CO 5 |      |              |      |      |      |      |              |
| CO 6 |      |              |      |      |      |      |              |

#### Assessment Pattern

| Bloom's Category | End Semester Examination % |
|------------------|----------------------------|
| Apply            | 30                         |
| Analyse          | 30                         |
| Evaluate         | 40                         |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks.

Test paper shall include minimum 80% of the syllabus.

#### End Semester Examination Pattern:60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

|                                                          |                                                                                                                                                                            | Δ                                                                      | API ARDIIL KALAM TECHNO            | LOGICAL               | Name           |       |  |
|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------------------------------------|-----------------------|----------------|-------|--|
|                                                          |                                                                                                                                                                            | 1                                                                      | Register No:                       |                       |                |       |  |
|                                                          | FIRST SEMESTER M.TECH DEGREE EXAMINATION                                                                                                                                   |                                                                        |                                    |                       |                |       |  |
| Course code221EEC008Course nameData structuresalgorithms |                                                                                                                                                                            |                                                                        |                                    |                       |                |       |  |
| Max.                                                     | Mark                                                                                                                                                                       | s                                                                      | 60                                 | Duration              | 2.5 Hour       |       |  |
|                                                          |                                                                                                                                                                            |                                                                        |                                    |                       |                |       |  |
|                                                          |                                                                                                                                                                            |                                                                        | D.L.D.Z                            |                       |                |       |  |
|                                                          |                                                                                                                                                                            |                                                                        | PAR                                | Α                     |                | Marks |  |
|                                                          |                                                                                                                                                                            |                                                                        | ANSWER ALL                         | QUESTIONS             |                |       |  |
| 1                                                        |                                                                                                                                                                            | Wh                                                                     | at do you mean by abstract and co  | ncrete data structur  | es?            | 5     |  |
| 2                                                        |                                                                                                                                                                            | Wr                                                                     | ite an algorithm to add 2 polynom  | ials of single variab | le represented | 5     |  |
|                                                          |                                                                                                                                                                            | usi                                                                    | ng singly linked list.             |                       |                |       |  |
| 3                                                        |                                                                                                                                                                            | Co                                                                     | mpare Binary Search and Linear S   | earch with the help   | of algorithms  | 5     |  |
| 4                                                        |                                                                                                                                                                            | Explain any three different hashing functions with an example for each |                                    |                       |                |       |  |
| 5                                                        | Write an algorithm to search for a substring in a given string.                                                                                                            |                                                                        |                                    |                       | 5              |       |  |
|                                                          |                                                                                                                                                                            |                                                                        | PART                               | В                     |                |       |  |
|                                                          |                                                                                                                                                                            |                                                                        | ANSWER ANY FI                      | VE QUESTIONS          |                |       |  |
| 6                                                        |                                                                                                                                                                            | Det                                                                    | fine Big-O notation. Derive the Bi | g – O notation for 5  | n3 +2n2 +3n.   | 7     |  |
| 7                                                        |                                                                                                                                                                            | Co                                                                     | mpare vectors and arrays in detail |                       |                | 7     |  |
| 8                                                        | Assume that a stack is represented using linked list. Write algorithms<br>for the following operations:- (i) Push (ii) Pop                                                 |                                                                        |                                    |                       |                | 7     |  |
| 9                                                        | 9 Write an algorithm/pseudocode to sort elements using Heap sort technique. Illustrate the working of Heap sort algorithm on the following input : 35,15,0,1,60,5,21.      |                                                                        |                                    |                       |                |       |  |
| 10                                                       | 10Write an algorithm to perform binary search on a given set of 'n'<br>numbers. Using the algorithm search for the element 23 in the set [12,<br>23, 34, 44, 48, 53,87,97] |                                                                        |                                    |                       |                |       |  |
| 11                                                       |                                                                                                                                                                            | Wr                                                                     | ite algorithms for DFS and BFS tr  | aversal on a graph    |                | 7     |  |
| 12                                                       | Write the output of DFS and BFS traversals on the following graph<br>considering starting vertex as 1                                                                      |                                                                        |                                    |                       |                |       |  |



#### Syllabus

(For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs)

#### Module 1

Introduction to programming methodologies-structured approach, stepwise refinement techniques, programming style, documentation-analysis of algorithms: Big O notation, Abstract and Concrete Data Structures- Basic data structures -vectors and arrays.

#### Module 2

Linked lists: - singly linked list, doubly linked list, Circular linked list, operations onlinked list – Insertion, Deletion. Stacks and Queue: Implementation using arrays and linkedlist

#### Module 3

Sorting techniques – *Bubble sort, Selection Sort,* Insertion sort, Mergesort, Quicksort, Heapsand Heapsort. Searching algorithms (Performance comparison expected. Detailed analysis not required), Linear and Binary search. (Performance comparison expected.Detailedanalysis not required)

#### Module 4

Hash Tables-Hashing functions-Midsquare, division, folding, digit analysis

Trees- m-ary Tree, Binary Trees- level and height of the tree, complete-binary tree representation using array, tree traversals, applications of trees, Binary searchtree-creation, insertion and deletion and search operations, applications.

#### Module 5

Graphs – representation of graphs, BFS and DFS- applications. String-representation of strings, concatenation, substrings earching and deletion.

#### **Course Plan**

| N.  | Торіс                                                          | No. of   |
|-----|----------------------------------------------------------------|----------|
| INO |                                                                | Lectures |
| 1   | Introduction to programming methodologies                      | ·        |
| 1.1 | Structured approach, stepwise refinement techniques            | 1        |
| 1.2 | Programming style, documentation                               | 1        |
| 1.3 | Big O notation                                                 | 1        |
| 1.4 | Abstract and Concrete Data Structures                          | 1        |
| 1.5 | Basic data structures –vectors and arrays.                     | 2        |
| 2   | Linked lists                                                   | ·        |
| 2.1 | singly linkedlist, doubly linkedlist, Circular linkedlist      | 1        |
| 2.2 | Operations onlinked list – Insertion, Deletion                 | 2        |
| 2.3 | Stacks and Queue: Implementation using arrays and linkedlist   | 3        |
| 3   | Sorting and searching techniques                               |          |
| 3.1 | Sorting techniques                                             | 2        |
| 3.2 | Performance comparison of sorting techniques                   | 1        |
| 3.3 | Searching techniques                                           | 2        |
|     | Performance comparison of searching techniques                 | 1        |
| 4   | Hash tables and Trees                                          |          |
| 4.1 | Hashingfunctions-Midsquare, division, folding, digitanalysis   | 2        |
| 12  | Trees- m-ary Tree, Binary Trees- level and height of the tree, | 2        |
| 4.2 | complete-binary tree representation using array                | 2        |
| 4.3 | Treetraversals, applications of trees                          | 1        |
| 11  | Binary search tree-creation, insertion and deletion and search | 2        |
| 4.4 | operations, applications.                                      | 2        |
| 5   | Graphs                                                         |          |
| 5.1 | Representation of graphs, BFS and DFS                          | 2        |
| 5.2 | Applications of graphs                                         | 1        |
| 5.3 | String:-representationofstrings, string operations             | 2        |

#### **Reference Books**

- 1. 1.SamantaD., ClassicDataStructures, PrenticeHallIndia.
- 2. Richard F. Gilberg, Behrouz A. Forouzan, Data Structures: A Pseudocode Approach withC, 2/e, Cengage Learning.
- 3. AhoA.V.,J.E.HopcroftandJ.D.Ullman,DataStructuresandAlgorithms,PearsonPublic ation.
- 4. Tremblay J. P. and P. G. Sorenson, Introduction to Data Structures with Applications, TataMcGrawHill.

| CODE      | COURSE NAME         | CATEGORY   | L   | Τ   | Р | CREDIT |
|-----------|---------------------|------------|-----|-----|---|--------|
| 221EEC009 | SENSOR TECHNOLOGIES | PROGRAM    | 2   | 2 0 |   | 2      |
|           | AND MEMS            | ELECTIVE 2 | 3 0 |     | U | 5      |

**Preamble:** This course aims to impart knowledge on the fundamental aspects of Sensor design and development. It also imparts the development stage using MEMS Technology. When the Integration occurs the design flaws, developmental failures and analysis mismatch occurs. The course covers extensively in all these aspects.

Course Outcomes: After the completion of the course the student will be able to

| CO 1 | Study the fundamentals of the sensor. (Cognitive Knowledge Level: Analyze)       |
|------|----------------------------------------------------------------------------------|
| CO 2 | Apply varied parameters in the design of industrial classified sensor (Cognitive |
|      | Knowledge Level: Apply)                                                          |
| CO 3 | Evaluate the standards and calibrations of sensors with test and                 |
|      | measurements(Cognitive Knowledge Level: Evaluate)                                |
| CO 4 | Study the mems in sensor technology (Cognitive Knowledge Level: Analyze)         |
| CO 5 | Create the unique application-based testing and standards for qualification by   |
|      | performing the failure analysis. (Cognitive Knowledge Level: Create)             |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|------|------|------|------|------|------|------|
| CO 1 | 2    |      | 1    |      |      | 2    |      |
| CO 2 | 3    |      | 1    |      |      | 2    |      |
| CO 3 | 3    | 3    | 2    | 3    | 2    | 2    | 1    |
| CO 4 | 3    |      | 1    |      |      | 2    |      |
| CO 5 | 1    | 3    | 3    | 3    | 3    | 2    | 1    |

# Programme Outcomes

| PO#         | РО                                                                                                                                                                                                              |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PO 1        | An ability to independently carry out research/investigation and development work in engineering and allied streams                                                                                             |
| PO 2        | An ability to communicate effectively, write and present technical reports on<br>complex engineering activities by interacting with the engineering fraternity and<br>with society at large.                    |
| PO 3        | An ability to demonstrate a degree of mastery over the area as per the specialization<br>of the program. The mastery should be at a level higher than the requirements in the<br>appropriate bachelor's program |
| PO 4        | An ability to apply stream knowledge to design or develop solutions for real-world problems by following the standards                                                                                          |
| PO 5        | An ability to identify, select and apply appropriate techniques, resources and state-<br>of-the-art tools to model, analyze and solve practical engineering problems.                                           |
| PO 6        | An ability to engage in lifelong learning for the design and development related to<br>the stream-related problems taking into consideration sustainability, societal, ethical<br>and environmental aspects     |
| <b>PO 7</b> | An ability to develop cognitive load management skills related to project management and finance which focus on Entrepreneurship and Industry relevance.                                                        |

#### **Assessment Pattern**

| <b>Bloom's Category</b> | End Semester Examination |
|-------------------------|--------------------------|
| Apply                   | 20                       |
| Analyse                 | 20                       |
| Evaluate                | 10                       |
| Create                  | 10                       |

## Mark distribution

| TotalMarks | CIE | ESE | ESE<br>Duration |
|------------|-----|-----|-----------------|
| 100        | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks Course based task/Seminar/Data collection and interpretation: 15 marks Test paper, 1 no. : 10 marks. Test paper shall include minimum 80% of the syllabus.

#### **End Semester Examination Pattern:60 Marks**

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

#### Name **APJ ABDI|L KALAM TECHNOLOGICAL UNIVERSITY Register No:** FIRST SEMESTER M.TECH DEGREE EXAMINATION 221EEC009 Course code **SENSOR** Course name TECHNOLOGIES AND MEMS Max. Marks 60 Duration 2.5 Hour

#### **Model Question paper**

|   | PART A (Answer ALL questions)                                             |   |
|---|---------------------------------------------------------------------------|---|
| 1 | Classify the performance of signal conditioning                           | 5 |
| 2 | By applying the different parameters give design specifications of        | 5 |
|   | capacitive based accelerometer                                            |   |
| 3 | Sketch the frequency response of microphone and identify the different    | 5 |
|   | parameters.                                                               |   |
| 4 | Give the microfabrication process and simulation steps in MEMS Design     | 5 |
| 5 | What criteria would you use to assess the performance of photovoltaic     | 5 |
|   | cells in MEMS based energy measurement.                                   |   |
|   | PART B (Answer any five questions.)                                       |   |
| 6 | Analyze the sensor characteristics and system characteristics obtained in | 7 |
|   | test lab and Industry Environment.                                        |   |
|   |                                                                           |   |
| 7 | How does comparison of the different accelerometers is done?              | 7 |
|   |                                                                           |   |
| 8 | Relate the limitations in measurement range.                              | 7 |
|   |                                                                           |   |

| 9  | Does Quality factor and loss coefficient become a factor in MEMS   | 7 |
|----|--------------------------------------------------------------------|---|
|    | vibrating structures. Justify.                                     |   |
| 10 | Design a electrohydrodynamic applications and analyses the         | 7 |
|    | performance parameters for it.                                     |   |
|    |                                                                    |   |
| 11 | What is the most important performance index of fuel cells in MEMS | 7 |
|    | based energy measurement.                                          |   |
| 12 | How would you decide about the Thermal Shock, Test Method 503.5    | 7 |
|    | . Give a case study.                                               |   |

#### Syllabus

#### **Module 1 – Sensor Fundamentals**

Basic Sensor Technologies, Sensor System, Sensor Characteristics, System Characteristics, Instrument Selection, Data Acquisition, Measurement Issues, Sensor Signal Conditioning: Conditioning Bridge Circuits, Amplifiers for signal conditioning, Usage of ADC, Signal Conditioning High Impedance Sensors. Basic Types of Sensors- Acceleration, Shock, Vibration Sensors, Biosensors, Chemical Sensors.

#### **Module 2- Industrial Classified Sensors**

Capacitive, Inductive Displacement Sensors, Flow and Level Sensors, Force Load and Weight Sensors, Humidity Sensors, Machinery Vibration Monitoring sensors, Optical and Radiation Sensors, Position and Motion sensors, Pressure Sensors, Sensors for mechanical shock, Temperature sensors, nanotechnology enabled sensors.

#### **Module 3- Test and Measurements**

Example of Microphone, Characteristics, types of microphones, Formation of frequency response, limitations of measurements range, effects of environmental conditions, standards and calibrations, manufactures of test equipments and usage, strain gauge-based measurements and standards, applications of wireless sensor networks in measurement and cyber physical systems, materials used in sensor technology-types, composition, properties and performances.

#### Module 4- MEMS in Sensor Technology

Microelectromechanical systems design and modelling, materials, microfabrication process, simulation, micro actuators: design and technology, micro reaction chambers, resonant frequency response of smart microelectromechanical systems vibrating structures, quality factor and the loss coefficient of smart microelectromechanical systems vibrating structures. MEMS accelerometers, MEMS gyroscope, MEMS magnetometer, electrohydrodynamic printing applications.

#### Module 5- MEMS Sensor Applications and Reliability

Photovoltaic and fuel cells in power microelectromechanical systems for smart energy management MEMS for smart communication systems and future 5G applications, smart acoustic sensor array system for real time sound processing applications, Failure modes and mechanisms: Failure modes and mechanisms in MEMS, In Use Failures, Root Cause and Failure Analysis. Testing and Standards for Qualification, continuous improvement: tools and techniques for reliability improvement.

#### **Course Plan**

| No  | Торіс                                                              | No. of<br>Locturos |
|-----|--------------------------------------------------------------------|--------------------|
| 1   | Module 1 – Sensor Fundamentals                                     | Lectures           |
| 1.1 | Basic Sensor Technologies, Sensor System.                          | 1                  |
|     | Sensor Characteristics, System Characteristics, Instrument         | -                  |
| 1.2 | Selection,                                                         | 1                  |
|     | Data Acquisition, Measurement Issues, Sensor Signal                |                    |
| 1.3 | Conditioning: Conditioning Bridge Circuits, Amplifiers for signal  | 1                  |
|     | conditioning,                                                      |                    |
| 1.4 | Usage of ADC.                                                      | 1                  |
| 1.5 | Signal Conditioning High Impedance Sensors                         | 1                  |
| 1.6 | Basic Types of Sensors- Acceleration,                              | 1                  |
| 1.7 | Shock, Vibration Sensors                                           | 1                  |
| 1.8 | Biosensors, Chemical Sensors                                       | 1                  |
| 2   | Module 2- Industrial Classified Sensors                            |                    |
| 2.1 | Capacitive, Inductive Displacement Sensors                         | 1                  |
| 2.2 | Flow and Level Sensors, Force Load and Weight Sensors              | 1                  |
| 2.3 | Humidity Sensors, Machinery Vibration Monitoring sensors,          | 1                  |
| 2.4 | Optical and Radiation Sensors,                                     | 1                  |
| 2.5 | Position and Motion sensors                                        | 1                  |
| 2.6 | Pressure Sensors                                                   | 1                  |
| 2.7 | Sensors for mechanical shock                                       | 1                  |
| 2.8 | Temperature sensors, nanotechnology enabled sensors                | 1                  |
| 3   | Module 3- Test and Measurements                                    |                    |
| 3.1 | Example of Microphone, Characteristics, types of microphones,      | 1                  |
| 3.2 | Formation of frequency response                                    | 1                  |
| 33  | limitations of measurements range, effects of environmental        | 1                  |
| 5.5 | conditions,                                                        | 1                  |
| 3.4 | standards and calibrations                                         | 1                  |
| 3.5 | manufactures of test equipments and usage                          | 1                  |
| 3.6 | strain gauge-based measurements and standards,                     | 1                  |
| 3.7 | applications of wireless sensor networks in measurement and        | 1                  |
|     | cyber physical systems                                             | *                  |
| 3.8 | materials used in sensor technology-types, composition, properties | 1                  |
| 2.0 | and performances                                                   | *                  |
| 4   | Module 4- MEMS in Sensor Technology                                |                    |

| 4.1 | Microelectromechanical systems design and modelling               | 1  |
|-----|-------------------------------------------------------------------|----|
| 4.2 | materials, microfabrication process, simulation,                  | 1  |
|     | micro actuators: design and technology, micro reaction chambers,  |    |
| 4.3 | resonant frequency response of smart microelectromechanical       | 1  |
|     | systems vibrating structures                                      |    |
| 11  | quality factor and the loss coefficient of smart                  | 1  |
| т.т | microelectromechanical systems vibrating structures.              | 1  |
| 4.5 | MEMS accelerometers                                               | 1  |
| 4.6 | MEMS gyroscope                                                    | 1  |
| 4.7 | MEMS magnetometer                                                 | 1  |
| 4.8 | electrohydrodynamic printing applications                         | 1  |
| 5   | Module 5- MEMS Sensor Applications and Reliability                |    |
| 5 1 | Photovoltaic and fuel cells in power microelectromechanical       | 1  |
| 5.1 | systems for smart energy management                               | 1  |
| 5.2 | MEMS for smart communication systems and future 5G                | 1  |
|     | applications,                                                     | 1  |
| 53  | smart acoustic sensor array system for real time sound processing | 1  |
| 5.5 | applications                                                      | 1  |
| 5 / | Failure modes and mechanisms: Failure modes and mechanisms in     | 1  |
| 5.4 | MEMS,                                                             | 1  |
| 5.5 | In Use Failures                                                   | 1  |
| 5.6 | Root Cause and Failure Analysis                                   | 1  |
| 5.7 | Testing and Standards for Qualification                           | 1  |
| 5.9 | continuous improvement: tools and techniques for reliability      | 1  |
| 5.0 | improvement                                                       | 1  |
|     |                                                                   | 40 |
|     |                                                                   |    |

#### **Text Book**

- 1. Jon S Wilson, Sensor Technology Handbook, Newnes, 2005
- 2. S Nihtianov, A. Luque, Smart Sensors and MEMS, Woodhead Publishing, 2013

#### ReferenceBooks

- 1. Horst czihos, Measurement, Testing and Sensor Technology, Springer, 2011
- 2. Allyson L Hartzell, Mark G dasilva, Herbert R.Shea, MEMS Reliability, Springer, 2011
- 3. Tina L. Lamers, Beth L. Pruitt (auth.), Reza Ghodssi, Pinyen Lin (eds.), *MEMS Materials and Processes Handbook*, Springer, 2011
- 4. Brand Fedder, System level modelling of MEMS, Wiley-VCH, 2013
- 5. Sergey Y. Yurish, Maria Teresa S. R. Gomes , Smart Sensors and MEMS, Springer, 2004



Discipline : Electronics and Communication Engineering Stream : EC2

| CODE      | COURSE NAME                    | CATEGORY             | L | Т | Ρ | CREDIT |
|-----------|--------------------------------|----------------------|---|---|---|--------|
| 222TEC100 | FOUNDATIONS OF DATA<br>SCIENCE | DISCIPLINE<br>CORE 2 | 3 | 0 | 0 | 3      |

#### Preamble: Nil

**Course Outcomes:** After the completion of the course the student will be able to

| CO 1 | Understand the basics of machine learning and different types.             |
|------|----------------------------------------------------------------------------|
| CO 2 | Differentiate regression and classification, Understand the basics of      |
|      | unsupervised learning and non-metric methods                               |
| CO 3 | Apply statistical methods in non-linear classification and neural networks |
| CO 4 | Understand the basics of deep learning networks, convolutional neural      |
| CU 4 | networks                                                                   |

# Mapping of course outcomes with program outcomes (1-3)

|      | <b>PO</b> 1 | PO 2 | <b>PO 3</b> | PO 4 | <b>PO 5</b> | PO 6 | PO 7 |
|------|-------------|------|-------------|------|-------------|------|------|
| CO 1 | 2           | 1    | 2           | 3    | 3           | 2    | 2    |
| CO 2 | 2           | 2    | 2           | 2    | 2           | 2    | 2    |
| CO 3 | 2           | 1    | 2           | 3    | 3           | 1    | 1    |
| CO 4 | 2           | 1    | 2           | 3    | 3           | 1    | 1    |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |  |  |
|----------------|-----|-----|-----------------|--|--|
| 100            | 40  | 60  | 2.5 hours       |  |  |

#### **Continuous Internal Evaluation Pattern:**

| <b>Continuous Internal Evaluation</b> | : 40 marks |
|---------------------------------------|------------|
| Micro project/Course based project    | : 20 marks |
| Course based task/Seminar/Quiz        | : 10 marks |
| Test paper, 1 no.                     | : 10 marks |

| End Semester Examination Pattern:            |            |  |  |  |  |
|----------------------------------------------|------------|--|--|--|--|
| Total                                        | : 60 marks |  |  |  |  |
| Part A: Answer all – 5 questions x 5 marks   | : 25 marks |  |  |  |  |
| Part B: Answer 5 of 7: 5 questions x 7 marks | : 35 marks |  |  |  |  |

Electronics and Communication Engineering-EC2

The end semester examination will be conducted by the University . There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in а course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

#### Model Question paper

# Total: 60 marksPart A (Answer all)25 marks

(5)

(5)

(5)

35 marks

- 1. Discuss different types of machine learning with examples. (5)
- Differentiate regression and classification with examples
  How SVM is used for multiclass problem?
- 4. Explain clustering with examples.
- 5. Discuss different activation functions used in deep neural networks (5)

#### Part B (Answer any 5)

# 6. Explain the terms features, training set, target vector, test set, and curse of dimensionality in machine learning. (7)

- 7. Show that the Bayesian classifier is optimal with respect to minimizing the classification error probability. (7)
- 8. Give a step by step description of the perceptron algorithm in classification. (7)
- 9. Obtain the cost function for optimization in SVM for separable classes. (7)
- 10. Describe convolutional neural networks with detailed description of each layers (7)
- 11.Obtain the decision surface for an equi-probable two class system, where the probability density functions of n-dimensional feature vectors in both classes are normally distributed.(7)
- 12.Explain the principle of back propagation neural networks with neat architecture diagram (7)

| No  | Topic 1                                                                     |   |  |  |
|-----|-----------------------------------------------------------------------------|---|--|--|
| 1   | 8 hours                                                                     |   |  |  |
| 1.1 | Basics of machine learning, supervised and unsupervised learning, examples, | 2 |  |  |
| 1.2 | features, feature vector, training set, target vector, test set             | 1 |  |  |
| 1.3 | over-fitting, curse of dimensionality.                                      | 1 |  |  |
| 1.4 | Evaluation and model selection: ROC curves, evaluation measures,            | 2 |  |  |
| 1.5 | validation set, bias-variance trade-off.                                    | 1 |  |  |
| 1.6 | confusion matrix, recall, precision, accuracy.                              | 1 |  |  |
| 2   | 7 hours                                                                     |   |  |  |
| 2.1 | Regression: linear regression, error functions in regression                | 1 |  |  |
| 2.2 | multivariate regression, regression applications, bias and variance.        | 1 |  |  |
| 2.3 | Classification : Bayes' decision theory,                                    | 2 |  |  |
| 2.4 | discriminant functions and decision surfaces,                               | 1 |  |  |
| 2.5 | Bayesian classification for normal distributions, classification            | 0 |  |  |
|     | applications.                                                               |   |  |  |
| 3   | 7 hours                                                                     |   |  |  |
| 3.1 | Linear discriminant based algorithm: perceptron, perceptron                 |   |  |  |
|     | algorithm,                                                                  | - |  |  |
| 3.2 | support vector machines.                                                    |   |  |  |
| 3.3 | Nonlinear classifiers, the XOR problem,                                     |   |  |  |
| 3.4 | multilayer perceptrons,                                                     |   |  |  |
| 3.5 | backpropagation algorithm.                                                  | 1 |  |  |
| 4   | 8 hours                                                                     |   |  |  |
| 4.1 | Unsupervised learning:                                                      | 1 |  |  |
| 4.2 | Clustering, examples, criterion functions for clustering,                   | 2 |  |  |
| 4.3 | proximity measures, algorithms for clustering.                              | 1 |  |  |
| 4.4 | Ensemble methods: boosting, bagging.                                        |   |  |  |
| 4.5 | Basics of decision trees, random forest, examples.2                         |   |  |  |
| 5   | 7 hours                                                                     |   |  |  |
| 5.1 | Introduction to deep learning networks,                                     | 1 |  |  |
| 5.2 | deep feedforward networks,                                                  |   |  |  |
| 5.3 | basics of convolutional neural networks (CNN)                               |   |  |  |
| 5.4 | CNN basic structure, Hyper-parameter tuning, Regularization -<br>Dropouts,  |   |  |  |
| 5.5 | Initialization, CNN examples                                                | 1 |  |  |

#### Syllabus and Course Plan (total hours: 37)

#### **Reference Books**

- 1. Bishop, C. M. "Pattern Recognition and Machine Learning" Springer, New York, 2006.
- 2. Theodoridis, S. and Koutroumbas, K. "Pattern Recognition". Academic Press, San Diego, 2003.
- 3. Hastie, T., Tibshirani, R. and Friedman, J. "The Elements of Statistical Learning". Springer.

- 4. Duda, R.O., Hart, P.E., and Stork, D.G. "Pattern Classification". Wiley, New York,
- Ian Goodfellow, Yoshua Bengio, Aaron Courville. "Deep Learning" MIT Press, 2016



| CODE      | COURSE NAME          | CATEGORY          | L | Т | Ρ | CREDIT |
|-----------|----------------------|-------------------|---|---|---|--------|
| 222TEC001 | EMBEDDED OS AND RTOS | PROGRAM<br>CORE 3 | 3 | 0 | 0 | 3      |

**Preamble:** Linux-based embedded systems are widely used in smartphones, invehicle infotainment systems, in countless consumer electronics and for numerous industrial applications. As a result, the demand for qualified embedded system engineers with the requisite experience in Linux is on the rise. This course teaches how to configure the Linux kernel and develop custom peripheral drivers. Learners gain an understanding of the Linux architecture, Real Time Operating System and acquire the practical skills involved in building an embedded os based system, as well as debugging and profiling application performance.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1 | Get knowledge in Embedded OS (Linux) fundamentals                         |  |  |  |
|------|---------------------------------------------------------------------------|--|--|--|
| CO 2 | Comprehend Embedded Processor and its software                            |  |  |  |
| CO 3 | Comprehend Embedded Linux Drivers                                         |  |  |  |
| CO 4 | Learn about the basics of real-time concepts                              |  |  |  |
| CO 5 | Incorporate RTOS in an Embedded system.                                   |  |  |  |
| CO 6 | Apply the knowledge for developing practical applications of modern real- |  |  |  |
|      | time systems.                                                             |  |  |  |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | <b>PO 6</b> | PO 7 |
|------|------|------|------|------|------|-------------|------|
| CO 1 | 1    | 1    | -    | 3    | -    |             | -    |
| CO 2 | -    | -    |      | -    | 1    | 2           | -    |
| CO 3 | -    | -    | 2 7  | 014  | 2    | -           | -    |
| CO 4 | -    | -    | 3    |      | 2    | -           | -    |
| CO 5 | 2    | -    | -    | 3    | -    | -           | -    |
| CO 6 | 2    | -    | -    | 3    | -    | -           | -    |

#### **Assessment Pattern**

| Bloom's Category | End Semester<br>Examination |  |  |  |
|------------------|-----------------------------|--|--|--|
| Apply            | 20                          |  |  |  |
| Analyse          | 20                          |  |  |  |
| Evaluate | 10 |
|----------|----|
| Create   | 10 |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Micro project/Course based project: 20 marksCourse based task/Seminar/Quiz: 10 marksTest paper, 1 no.: 10 marksThe project shall be done individually. Group projects not permitted. Test papershall include minimum 80% of the syllabus.

#### End Semester Examination Pattern:60 Marks

The end semester examination will be conducted by the respective University. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: Embedded OS and RTOS |
|--------------|-----------------------------------|
| 222TEC001    |                                   |

| Time : 2.5 Hours Maximum : 60 Mar. |                                                                                                                                     |           |  |  |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|
|                                    | PART A (Answer all questions)                                                                                                       |           |  |  |
| 1                                  | Discuss about directory structure of Linux OS.                                                                                      | 5 marks   |  |  |
| 2.                                 | Discuss the difference between user space program and Kernel5 marksspace program with the help of examples5                         |           |  |  |
| 3.                                 | Write a short note on qemu?                                                                                                         | 5 marks   |  |  |
| 4.                                 | "Missing the deadline will be catastrophic". Analyze the context with respect to real time systems.                                 | n 5 marks |  |  |
| 5                                  | How to assign priorities in Free RTOS? Explain how a multi-<br>threaded application can be created with three different priorities? | 5 marks   |  |  |

|    | PART B (Answer any five questions)                                                                                                                                                                                                        |         |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 6. | Write a multi-threaded C program in Linux whose main thread<br>accepts multiple parameters of different types from the user and<br>passes arguments to a thread and upon completion the thread<br>returns values back to the main thread. | 7 marks |
| 7  | Describe the procedure for developing a USB device driver in Linux.                                                                                                                                                                       | 7 marks |
| 8  | Discuss about how to customize Linux OS and the procedure to port OS to ARM based Embedded Target board.                                                                                                                                  | 7 marks |
| 9  | Explain the classification of real-time systems as Hard, Soft and Firm with suitable examples?                                                                                                                                            | 7 marks |
| 10 | Explain the different scheduling options available in RTOS?                                                                                                                                                                               | 7 marks |
| 11 | How to assign priorities in Free RTOS? Explain how a multi-<br>threaded application can be created with three different priorities?                                                                                                       | 7 marks |
| 12 | Write a short note on different RTOS and its features used in<br>Embedded real time applications.                                                                                                                                         | 7 marks |

# Syllabus

Introduction to Embedded Linux - Embedded Linux Driver Development - Building and Customisation of Linux for Embedded systems - Overview of Real Time OS -RTOS for Embedded Applications - MbedOS

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Torio                                                                           | No. of   |
|-----|---------------------------------------------------------------------------------|----------|
| NO  | 10010                                                                           | Lectures |
| 1   | Introduction to Embedded Linux                                                  |          |
| 1.1 | Overview of Linux OS, Directory structures, basic Linux shell commands          | 1        |
| 1.2 | Overview of Systems Calls, Classification of system Calls                       | 3        |
| 1.3 | Inter Process Communication                                                     | 2        |
| 1.4 | Multithreading and Thread Management                                            | 3        |
| 2   | Embedded Linux Driver Development                                               |          |
| 2.1 | Linux Kernel Module Programming                                                 | 2        |
| 2.2 | Character device driver development                                             | 3        |
| 2.3 | USB device driver development                                                   | 2        |
| 2.4 | Block, Network and PCI device driver development                                | 1        |
| 3   | Building and Customisation of Linux for Embedded systems                        |          |
| 3.1 | Linux booting procedure                                                         | 3        |
| 3.2 | Bootloader, hypervisor, opensbi                                                 | 1        |
| 3.3 | qemu                                                                            | 2        |
| 3.4 | Linux build tools - Buildroot and Yocto                                         | 2        |
|     |                                                                                 |          |
| 4   | Overview of Real Time OS                                                        |          |
| 4.1 | Basics of RTOS: Real-time concepts, Hard Real time and Soft<br>Real-time        | 2        |
| 4.2 | Differences between General Purpose OS & RTOS, Basic<br>architecture of an RTOS | 1        |
| 4.3 | Scheduling Systems                                                              | 2        |
| 4.4 | RTOS Issues – Selecting a Real Time Operating System                            | 1        |
| 5   | RTOS for Embedded Applications                                                  |          |
| 5.2 | FreeRTOS, Thread creation & Management, Inter thread                            | 4        |
|     | Communication, Mutual Exclusion                                                 |          |
| 5.3 | MbedOS                                                                          | 2        |
| 5.4 | Other real time OS (VxWorks, Azure RTOS, SAFERTOS etc.)                         | 1        |

# **Reference Books**

- 1. GNU/LINUX Application Programming, Jones, M Tims
- 2. SreekrishnanVenkateswaran Essential Linux Device Drivers, Prentice Hall 2008
- 3. Embedded/Real Time Systems Concepts, Design and Programming Black Book, Prasad, KVK
- 4. Software Design for Real-Time Systems: Cooling, J E Proceedings of 17the IEEE Real-Time Systems Symposium December 4-6, 1996 Washington, DC: IEEE Computer Society
- 5. FreeRTOS Reference Manual



| COURSE<br>CODE | COURSE NAME  | CATEGORY | L | Т | Р | CREDIT |
|----------------|--------------|----------|---|---|---|--------|
| 222PEC100      | MINI PROJECT | PROJECT  | 0 | 0 | 4 | 2      |

Mini project can help to strengthen the understanding of student's fundamentals through application of theoretical concepts and to boost their skills and widen the horizon of their thinking. The ultimate aim of an engineering student is to resolve a problem by applying theoretical knowledge. Doing more projects increases problem solving skills.

The introduction of mini projects ensures preparedness of students to undertake dissertation. Students should identify a topic of interest in consultation with PG Programme Coordinator that should lead to their dissertation/research project. Demonstrate the novelty of the project through the results and outputs.The progress of the mini project is evaluated based on three reviews, two interim reviews and a final review. A report is required at the end of the semester.

| Sl. No | Type of evaluations                | <u>Mark</u>      | <b>Evaluation criteria</b>                                                                                                                                                                 |
|--------|------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | Interim evaluation 1               | <mark>2</mark> 0 |                                                                                                                                                                                            |
| 2      | Interim evaluation 2               | <mark>2</mark> 0 |                                                                                                                                                                                            |
| 3      | Final evaluation by<br>a Committee | 35<br>std.       | Will be evaluating the level of<br>completion and<br>demonstration of functionality/<br>specifications, clarity of<br>presentation, oral<br>examination, work knowledge<br>and involvement |
| 4      | Report                             | 15               | the committee will be evaluating<br>for the technical content,<br>adequacy of references,<br>templates followed and permitted<br>plagiarism level( not more than<br>25%)                   |
| 5      | Supervisor/Guide                   | 10               |                                                                                                                                                                                            |
|        | Total Marks                        | 100              |                                                                                                                                                                                            |

Evaluation Committee - Programme Coordinator, One Senior Professor and Guide.

| CODE      | COURSE NAME          | CATEGORY   | L | Τ | Ρ | CREDIT |
|-----------|----------------------|------------|---|---|---|--------|
| 222LEC100 | EMBEDDED OS AND RTOS | LABORATORY | 0 | 0 | 2 | 1      |
|           | LAB                  | 2          |   |   | _ | _      |

**Preamble:** Linux-based embedded systems are widely used in smartphones, invehicle infotainment systems, in countless consumer electronics and for numerous industrial applications. As a result, the demand for qualified embedded system engineers with the requisite experience in Linux is on the rise. This course teaches how to configure the Linux kernel and develop custom peripheral drivers. Learners gain an understanding of the Linux architecture, Real Time Operating System and acquire the practical skills involved in building an embedded os based system, as well as debugging and profiling application performance.

Course Outcomes: After the completion of the course the student will be able to

| <b>CO</b> 1 | Get knowledge in Embedded OS (Linux) fundamentals           |  |  |
|-------------|-------------------------------------------------------------|--|--|
| CO 2        | Understand Embedded Linux Internal programming              |  |  |
| CO 3        | Comprehend Embedded Linux Drivers                           |  |  |
| CO 4        | Learn about the basics of real-time OS Programming concepts |  |  |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|------|------|------|------|------|------|------|
| CO 1 | 1    | 1    | -    | 3    | 2    | -    | -    |
| CO 2 | 1    | 1    | -    | 3    | 2    | -    | -    |
| CO 3 | 2    | -    | 2    | 3    | -    | -    | -    |
| CO 4 | 1    | -    | 2    | 3    | -    | -    | -    |

#### **Assessment Pattern**

| Bloom's Category | Continuous Evaluation |
|------------------|-----------------------|
| Apply            | 40                    |
| Analyse          | 20                    |
| Evaluate         | 20                    |
| Create           | 20                    |

#### Mark distribution

| Total<br>Marks | CIE | ESE |
|----------------|-----|-----|
| 100            | 100 | -   |

# **Continuous Internal Evaluation Pattern: 100 Marks**

The laboratory courses will be having only Continuous Internal Evaluation and carries 100 marks. Final assessment shall be done by two examiners; one examiner will be a senior faculty from the same department.

# **List of Experiments**

| Sl. No | CO Mapping | Practical Exercises                                                                                                       |
|--------|------------|---------------------------------------------------------------------------------------------------------------------------|
| 1      | CO1        | Embedded Linux shell commands                                                                                             |
| 2      | C01,C02    | Embedded Linux System Call programming                                                                                    |
| 3      | CO1,CO2    | Embedded Linux Interprocess Communication                                                                                 |
| 4      | CO1,CO2    | Development of Multithreaded application in Linux                                                                         |
| 5      | CO1, CO2   | Performing Thread Synchronization and resource<br>protection (Mutex) based applications in Linux                          |
| 6      | CO3        | Develop simple Kernel Module Programming                                                                                  |
| 7      | CO3        | Develop basic character Device driver in Linux                                                                            |
| 8      | CO4        | Familiarisation of FreeRTOS, Thread creation,<br>synchronisation - Port to FreeRTOS to ARM Cortex M4<br>development board |
| 9      | CO4        | Familiarisation of mbed OS                                                                                                |

#### **Reference Books**

- 1. GNU/LINUX Application Programming, Jones, M Tims
- 2. SreekrishnanVenkateswaran Essential Linux Device Drivers, Prentice Hall 2008
- 3. Embedded/Real Time Systems Concepts, Design and Programming Black Book, Prasad, KVK
- 4. Software Design for Real-Time Systems: Cooling, J E Proceedings of 17the IEEE Real-Time Systems Symposium December 4-6, 1996 Washington, DC: IEEE Computer Society
- 5. FreeRTOS Reference Manual

# SEMESTER II PROGRAM ELECTIVE III



| CODE      | COURSE NAME    | CATEGORY   | L | Т | Ρ | CREDIT |
|-----------|----------------|------------|---|---|---|--------|
| 222EEC100 | RECONFIGURABLE | PROGRAM    | S | 0 | 0 | 2      |
|           | COMPUTING      | ELECTIVE 3 | 3 | U | U | 3      |

**Preamble:** Recent advances in data analytics, machine learning, artificial intelligence, etc. technologies have made a leap in computational requirement. Hence, for implementing practical applications of those technologies, hardware acceleration is essential. Further, the advances in VLSI technology have given upswing to a fresh class of computer architectures which take advantage of application-level parallelism. These reconfigurable computers can be quickly customized at the hardware level to perform exactly the computation required in hardware, overcoming the fixed hardware configurations found in many contemporary microprocessors. This course, covers the state-of heart in reconfigurable computing both from a hardware and software perspective.

**Course Outcomes:** After the completion of the course the student will be able to

| CO 1         | Able to select suitable hardware for an application                         |
|--------------|-----------------------------------------------------------------------------|
| $\mathbf{c}$ | Able to understand the design methodology of micro-processor system on      |
|              | Chip (SoC) buses, memory peripherals on FPGA                                |
| CO 3         | Build reconfigurable system using FPGAs                                     |
| <b>CO</b> 4  | Able to evaluate hardware accelerator and achieve acceleration factor for a |
| 0.04         | specific application.                                                       |
| CO 5         | Perform partial reconfiguration for various applications using peripheral   |
| 05           | devices.                                                                    |
| CO 6         | Demonstrate an embedded system on FPGA using IP blocks.                     |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4     | PO 5 | PO 6 | PO 7 |
|------|------|------|------|----------|------|------|------|
| CO 1 | -    | 1    | - 5  |          | 3    | -    | -    |
| CO 2 | -    | 2    |      | <u>_</u> | 2    |      | -    |
| CO 3 | 2    | -    | 2    | 3        | -    | /    | -    |
| CO 4 | 2    | -    | 2    |          | -    | -    | -    |
| CO 5 | 1    | -    | - 2  | 2        | 3    | 2    | -    |
| CO 6 | 2    | -    | 2    | 3        | 2    | 2    | -    |

#### **Assessment Pattern**

| Bloom's Category | End Semester |
|------------------|--------------|
|                  | Examination  |
| Apply            | 20           |
| Analyse          | 10           |
| Evaluate         | 10           |
| Create           | 20           |

# Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

# **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern:60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the а course, through long answer questions relating students in to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.



# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code:<br>222EEC100 | Course Name: Reconfigurable Computing |
|---------------------------|---------------------------------------|
| Time : 2.5 Hours          | Maximum : 60 Marks                    |
|                           | UNINULUUIUAL                          |

|     | PART A (Answer all questions)                                                                                                                                                                                                                                                                                                                                                            |         |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 1   | The Xilinx Virtex-7 FPGA comprises an architecture composed of<br>two types of configuration logic blocks (CLBs), namely SLICEM and<br>SLICEL blocks. Explain what a CLB is – surely it is just the same as<br>a LUT (or is it)? Discuss the differences between SLICEL and<br>SLICEM blocks and how different slides can be beneficial in terms of<br>FPGA manufacture and programming. | 5 marks |
| 2.  | Briefly describe the methodology of System on Chip devices on FPGA.                                                                                                                                                                                                                                                                                                                      | 5 marks |
| 3.  | With proper timing illustrate AXI Lite bus protocol.                                                                                                                                                                                                                                                                                                                                     | 5 marks |
| 4.  | With proper depiction describe co-processor interfacing techniques.                                                                                                                                                                                                                                                                                                                      | 5 marks |
| 5   | List the advantages of high level synthesis.                                                                                                                                                                                                                                                                                                                                             | 5 marks |
|     | PART B (Answer any Five questions)                                                                                                                                                                                                                                                                                                                                                       |         |
| 6.  | With proper depiction, briefly describe the classification of reconfigurable architectures.                                                                                                                                                                                                                                                                                              | 7 marks |
| 7   | Briefly describe various SoC design platforms and detail the system implementation challenges.                                                                                                                                                                                                                                                                                           | 7 marks |
| 8.  | With proper depiction, detail Xilinx Zynq 7000 programmable SoC architecture.                                                                                                                                                                                                                                                                                                            | 7 marks |
| 9.  | With proper depiction and timing detail interfacing an AXI peripheral to a processor core.                                                                                                                                                                                                                                                                                               | 7 marks |
| 10. | Briefly describe various debugging methodologies on an FPGA based SoC development platform.                                                                                                                                                                                                                                                                                              | 7 marks |

| 11. | Detail various steps in emulating a multi-core SoC on FPGA.      | 7 marks |
|-----|------------------------------------------------------------------|---------|
| 12. | Detail various steps involved in creating and interfacing an FFT | 7 marks |
|     | accelerator core to ARM A9 processor on the ZynqSoC platform.    |         |

# Syllabus

Reconfigurable Computing - Architectures - FPGA Technology and Architectures -Programming Technology - Intellectual Property Based Design - System on chip (SoC) - Embedded computer organization - Design challenges - Xilinx Zynq 7000 -Bus-protocols - AXI - Master and Slave - Debugging - Coprocessor creation -Memory and peripheral interfacing - HLS tools - System Modelling.

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                          | No. of   |
|-----|----------------------------------------------------------------|----------|
|     |                                                                | Lectures |
| 1   | Introduction to Reconfigurable Computing                       |          |
| 1.1 | Reconfigurable Architectures: Classification of Reconfigurable | 2        |
|     | Architectures.                                                 |          |
| 1.2 | FPGA Technology and Architectures, LUT devices and Mapping,    | 2        |
|     | Placement and Partitioning.                                    |          |
| 1.3 | Programming Technology: HDL Based Programming and High         | 2        |
|     | level Synthesis using C, Partial Reconfiguration.              |          |
| 1.4 | Intellectual Property Based Design: Soft core, Firm core and   | 2        |
|     | Hard Core, Software tools.                                     |          |
| 2   | System on chip (SoC) system in FPGA devices                    |          |
| 2.1 | Embedded computer organization and methodology of System       | 2        |
|     | on chip (SoC) system in FPGA devices.                          |          |
| 2.2 | Design challenges and Differences GPP, DSP, ASIC and FPGA      | 2        |
|     | based System On Chip platforms.                                |          |
| 2.3 | Application profiling and partitioning, FPGAs vs. Multi-core   | 2        |
|     | processor architectures                                        |          |
| 2.4 | Xilinx Zynq 7000 family programmable SoC (system on chip) in   | 2        |
|     | particular - hybrid device with ARM + FPGA architecture.       |          |
| 3   | <b>Bus-protocols and Intellectual Property study</b>           |          |
| 3.1 | Overview of AXI Bus protocol                                   | 2        |
| 3.2 | Design of Master and Slave Bus protocols based IPs             | 2        |
| 3.3 | Design Metrics, General purpose peripherals (interrupt, timer, | 2        |
|     | clock, DMA etc.) and special purpose peripherals Serial        |          |
|     | Transmission protocols & Standards, and advanced high speed    |          |
|     | buses.                                                         |          |
| 3.4 | Debugging methodologies                                        | 2        |
| 4   | Emulating SoC Architectures on FPGAs                           |          |
| 4.1 | Emphasis on different embedded processors and multiprocessor   | 2        |

|                 | and architectures.                                                                                                                                                       |        |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 4.2             | Coprocessor creation, hardware design for System-On-a-Chip.                                                                                                              | 2      |
| 4.3             | Memory and peripheral interfacing.                                                                                                                                       | 2      |
| 4.4             | System level design Tradeoffs, Power, Energy, Performance and                                                                                                            | 2      |
|                 | Area.                                                                                                                                                                    |        |
|                 |                                                                                                                                                                          |        |
| 5               | Analysis and case-studies                                                                                                                                                | I      |
| 5<br>5.1        | Analysis and case-studiesExploration of HLS tools, System Modeling.                                                                                                      | 2      |
| 5<br>5.1<br>5.2 | Analysis and case-studiesExploration of HLS tools, System Modeling.Models of Computation and System Specification Languages,                                             | 2<br>3 |
| 5<br>5.1<br>5.2 | Analysis and case-studiesExploration of HLS tools, System Modeling.Models of Computation and System Specification Languages,High Level Computation/Behavioral Synthesis. | 2<br>3 |

# **Reference Books**

- 1. R. Sass and A. G. Schmidt. Embedded Systems Design with Platform FPGAs Principles and Practices. Elsevier Inc, USA, 2010.
- 2. The Zynq Book: Embedded Processing with the Arm Cortex-A9 on the Xilinx Zynq-7000 All Programmable SoC, Strathclyde Academic Media , UK ,2014
- 3. S. Hauck and A. DeHon, Reconfigurable Computing: The Theory and Practice of FPGA-Based Computing, Morgan Kaufmann, 2008.
- 4. Cardoso, João M. P.; Hübner, Michael (Eds.), Reconfigurable Computing: From FPGAs to Hardware/Software Codesign, Springer, 2011.



| CODE      | COURSE NAME             | CATEGORY          | L     | Т | Ρ | CREDIT |
|-----------|-------------------------|-------------------|-------|---|---|--------|
| 222EEC001 | INTERNET OF THINGS(IOT) | PROGRAM           | 3 0 0 | 0 | C |        |
|           | INTERNET OF THINGS(IOT) | <b>ELECTIVE 3</b> | 3     | 0 | U | 3      |

**Preamble:** The digital space has witnessed major transformations in the last couple of years and as per industry experts would continue to evolve itself. The latest entrant to the digital space is the Internet of Things (IoT). IoT can also be defined as interplay for software, telecom and electronic hardware industry and promises to offer tremendous opportunities for many industries. The number of Internet-connected devices (12.5 billion) surpassed the number of human beings (7 billion) on the planet in 2011, and by 2020, Internet-connected devices are expected to number between 26 billion and 50 billion globally. Therefore, to leverage India's strength as a leader in the global service industry, this course will help students to become part of the IoT ecosystem in the country.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1 | Explain the concept of IoT.                                    |
|------|----------------------------------------------------------------|
| CO 2 | Networking basics for IoT application development.             |
| CO 3 | Analyze various protocols for IoT.                             |
| CO 4 | Design a PoC of an IoT system using various hardware platforms |
| CO 5 | Apply data analytics and use cloud offerings related to IoT.   |
| CO 6 | Analyze applications of IoT in real time scenario              |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3  | PO 4 | PO 5 | PO 6 | PO 7 |
|------|------|------|-------|------|------|------|------|
| CO 1 | 1    | 1    | 1 - 1 | 3    | -    | -    | -    |
| CO 2 | -    | -    |       |      | 1    | 2    | -    |
| CO 3 | -    | -    | 2     | -    | 2    |      | -    |
| CO 4 | -    | -    | 3     | -    | 2    | -    | -    |
| CO 5 | 2    | -    | - 2   | 3    | -    | -    | -    |
| CO 6 | 2    | -    |       | 3    | -    | -    | -    |

#### **Assessment Pattern**

| Bloom's Category | End Semester |
|------------------|--------------|
|                  | Examination  |
| Apply            | 20           |
| Analyse          | 20           |
| Evaluate         | 10           |
| Create           | 10           |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

# **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern:60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the in а course, through long answer questions students relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# Model Question paper

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: Internet of Things |
|--------------|---------------------------------|
| 222EEC001    |                                 |

| Time : 2.5 Hours | ARDU | M | Iaximum : 60 Marks |
|------------------|------|---|--------------------|
|                  |      |   |                    |

|    | PART A (Answer all questions)                                                              |         |
|----|--------------------------------------------------------------------------------------------|---------|
| 1  | Discuss the IoT system architecture and standards                                          | 5 marks |
| 2. | Discuss the available indegenious RISC V based SoC solutions for prototyping the IoT node. | 5 marks |
| 3. | Briefly discuss MQTT protocol and its application in IoT.                                  | 5 marks |
| 4. | Write a short note on IoT Security.                                                        | 5 marks |
| 5  | What is TinyML? Discuss the significance of TinyML in IoT perspective.                     | 5 marks |

|    | PART B (Answer any five questions)                                                                                                                                                                                                                                       |         |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 6. | Discuss 6LoWPAN and its applications in IoT.                                                                                                                                                                                                                             | 7 marks |
| 7. | How to interface a sensor or actuator to an embedded hardware development board? discuss with reference to the IoT context.                                                                                                                                              | 7 marks |
| 8  | Compare the LoRa, LoRaWAN, sigfox and NB-IoT connectivity technologies.                                                                                                                                                                                                  | 7 marks |
| 9  | Discuss about Open and commercial Cloud solutions for IoT applications.                                                                                                                                                                                                  | 7 marks |
| 10 | Discuss about ARM Cortex Microcontroller Security and Root<br>Security Services (RSS)                                                                                                                                                                                    | 7 marks |
| 11 | Discuss the detailed procedure for designing an IoT based system<br>for Smart vehicle status monitoring system, also mention the<br>hardware, software, cloud and security concepts used in<br>designing the complete system with relevant flow diagrams and<br>figures. | 7 marks |
| 12 | Discuss the detailed procedure for designing an IoT based system<br>for Smart Irrigation systems. Mention the hardware, software,<br>cloud and security concepts used in designing the complete<br>system with relevant flow diagrams and figures.                       | 7 marks |

# Syllabus

Overview of IoT - IoT hardware Platforms - IoT connectivity & Protocols - IoT Access Technologies: WiFi, Zigbee, Zwave, Bluetooth - Data analytics, Cloud and IoT Security - Apache web servers - JSON - IoT Case studies

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                                                                                                                                                  | No. of<br>Lectures |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 1   | Overview of IoT                                                                                                                                                                        |                    |
| 1.1 | Introduction to the Internet of Things                                                                                                                                                 | 1                  |
| 1.2 | IoT system architecture and standards                                                                                                                                                  | 1                  |
| 1.3 | Networking Basics - TCP/IP                                                                                                                                                             | 1                  |
| 1.4 | Networking Basics - IP addressing basics (IPV4 and IPV6)                                                                                                                               | 2                  |
| 1.5 | Optimizing IP for IoT: From 6LoWPAN to 6Lo, Routing over<br>Low Power and Lossy Networks                                                                                               | 2                  |
| 2   | IoT hardware Platforms                                                                                                                                                                 |                    |
| 2.1 | IoT Design Methodology – Embedded computing logic –<br>Microcontroller-System on Chips                                                                                                 | 1                  |
| 2.2 | Hardware platforms for prototyping IoT node- Arduino,<br>Raspberry Pi, NodeMCU, ESP32, ARM Cortex<br>Microcontrollers, IoT mote hardware platforms, Swadeshi<br>RISC V based solutions | 3                  |
| 2.3 | Interfacing sensors and actuators with hardware platforms                                                                                                                              | 2                  |
| 2.4 | Developing IoT applications using Raspberry Pi with Python<br>Programming.                                                                                                             | 2                  |
| 3   | IoT connectivity & Protocols                                                                                                                                                           |                    |
| 3.1 | IoT Access Technologies: WiFi, Zigbee, Zwave,<br>Bluetooth,UWB, sub1GHz, LoRaWAN, Sigfox and NB-IoT                                                                                    | 3                  |
| 3.2 | Topology and Security of IEEE 802.15.4, 802.15.4g,<br>802.15.4e, 1901.2a, 802.11ah and LoRaWAN                                                                                         | 2                  |
| 3.3 | IoT application level protocols: MQTT, CoAP, XMPP,<br>HTTP/Rest Services, WebSockets                                                                                                   | 3                  |
| 4   | Data analytics, Cloud and IoT Security                                                                                                                                                 |                    |
| 4.1 | No SQL Databases Vs SQL Databases                                                                                                                                                      | 1                  |
| 4.2 | Apache web servers                                                                                                                                                                     | 1                  |
| 4.3 | JSON                                                                                                                                                                                   | 1                  |
| 4.4 | Open and commercial Cloud solutions for IoT                                                                                                                                            | 2                  |
| 4.5 | Python Web Application Frameworks for IoT                                                                                                                                              | 1                  |
| 4.6 | IoT data visualisation tools                                                                                                                                                           | 1                  |
| 4.7 | IoT Security - Need for encryption, standard encryption<br>protocol, lightweight cryptography, Trust models for IoT                                                                    | 1                  |
| 4.8 | ARM Cortex Microcontroller Security, Root Security<br>Services (RSS)                                                                                                                   | 1                  |

| 5   | IoT Case studies                                   |   |
|-----|----------------------------------------------------|---|
| 5.1 | Smart Lighting, Smart home                         | 1 |
| 5.2 | Smart Agriculture, Smart farming                   | 1 |
| 5.3 | IoT for health care & patient monitoring           | 1 |
| 5.4 | Smart and Connected Cities                         | 1 |
| 5.5 | Building end-to-end smart applications with TinyML | 4 |

# **Reference Books**

1. David Hanes, Gonzalo Salgueiro, Patrick Grossetete, Rob Barton and Jerome Henry, —IoT Fundamentals: Networking Technologies, Protocols and Use Cases for Internet of Things, Cisco Press, 2017

2. Alessandro Bassi, Martin Bauer, Martin Fiedler, Thorsten Kramp, Rob van Kranenburg, Sebastian Lange, Stefan Meissner, "Enabling things to talk – Designing IoT solutions with the IoT Architecture Reference Model", Springer Open, 2016

3.VijayMadisetti, ArshdeepBahga, Adrian McEwen (Author), Hakim Cassimally "Internet of Things: A Hands-on-Approach" ArshdeepBahga& Vijay Madisetti, 2014.

4. Gian Marco Iodice, TinyML Cookbook: Combine artificial intelligence and ultralow-power embedded devices to make the world smarter

5. Olivier Hersent, David Boswarthick, Omar Elloumi , —The Internet of Things – Key applications and Protocols, Wiley, 2012



| CODE      | COURSE NAME | CATEGORY              | L | Τ | Ρ | CREDIT |
|-----------|-------------|-----------------------|---|---|---|--------|
| 222EEC002 | AI AND ML   | PROGRAM<br>ELECTIVE 3 | 3 | 0 | 0 | 3      |

**Preamble:** This course aims at moulding the learner to understand Intelligent Agents, Problem solving and search, Uninformed search, Knowledge and reasoning, Probabilistic reasoning, Bayesian networks and decision theory, Neural networks, Issues in ANN training, Types of ANN architectures, SVM.

**Course Outcomes:** After the completion of the course the student will be able to

| CO 1                                    | Understand formal methods of knowledge representation, logic and            |  |  |  |
|-----------------------------------------|-----------------------------------------------------------------------------|--|--|--|
|                                         | reasoning                                                                   |  |  |  |
| $\mathbf{c}$                            | Understand foundational principles, mathematical tools and program          |  |  |  |
|                                         | paradigms of artificial intelligence                                        |  |  |  |
| <b>CO</b> 2                             | Understand the fundamental issues and challenges of machine learning:       |  |  |  |
| data, model selection, model complexity |                                                                             |  |  |  |
|                                         | Analyse the underlying mathematical relationships within and across         |  |  |  |
| CO 4                                    | <b>4</b> Machine Learning algorithms and the paradigms of supervised and    |  |  |  |
|                                         | unsupervised learning                                                       |  |  |  |
| CO 5                                    | Apply intelligent agents for Artificial Intelligence programming techniques |  |  |  |

#### Mapping of course outcomes with program outcomes

|      | <b>PO</b> 1 | PO 2 | PO 3 | PO 4         | PO 5 | PO 6 | PO 7 |
|------|-------------|------|------|--------------|------|------|------|
| CO 1 |             |      |      | $\checkmark$ |      |      |      |
| CO 2 |             |      |      | $\checkmark$ |      |      |      |
| CO 3 |             |      |      | $\checkmark$ |      |      |      |
| CO 4 |             |      |      | $\checkmark$ |      |      |      |
| CO 5 |             |      |      | $\checkmark$ |      |      |      |
| CO 6 |             |      |      | V            |      |      |      |

#### Assessment Pattern

| Bloom's Category | End Semester |
|------------------|--------------|
|                  | Examination  |
| Apply            | 30           |
| Analyse          | 30           |
| Evaluate         | 30           |
| Create           | 10           |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

# **Continuous Internal Evaluation Pattern: 40 Marks**

| Preparing a review article based on peer reviewed original publications (minimu 10 publications shall be referred) : 15 marks |                       |            |            |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------|------------|--|--|--|
| Course base                                                                                                                   | on and interpretation | : 15 marks |            |  |  |  |
| Test paper,                                                                                                                   | 1 number              |            | : 10 marks |  |  |  |

Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 10 questions (such questions shall be useful in the testing of overall achievement and maturity of the course, through students in а long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

|                                                                                      | APJ A                                                                                                             | BDUL KALAM TECHN               | OLOGICAL UNIVERSI       | TY Name       |                                 |  |  |
|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------------------|---------------|---------------------------------|--|--|
|                                                                                      | ;                                                                                                                 | Registe                        | Register No:            |               |                                 |  |  |
| Course code   222EEC002   Course name   Artificial     Intelligence a   Machine Lear |                                                                                                                   |                                |                         |               | ial<br>gence and<br>ne Learning |  |  |
| Max.                                                                                 | . Marks                                                                                                           | 60                             | Duration                | 2.5 Hot       | ar                              |  |  |
|                                                                                      | Answer a                                                                                                          | ny all questions from          | each part, each que     | stion carries | s 5 marks.                      |  |  |
|                                                                                      |                                                                                                                   | P                              | ART A                   | Y             |                                 |  |  |
|                                                                                      |                                                                                                                   | Answer A                       | All Questions           | <u> </u>      |                                 |  |  |
| 1                                                                                    | Illustra<br>in A*                                                                                                 | te the problem of unde         | r estimation and over e | estimation    | 5                               |  |  |
| 2                                                                                    | How car<br>procedu                                                                                                | n alpha beta pruning i<br>are? | mprove min max searc    | h             | 5                               |  |  |
| 3                                                                                    | 3 Draw the architecture of a back propagation network and give 5<br>its activation function.                      |                                |                         |               |                                 |  |  |
| 4                                                                                    | 4 From the confusion matrix, find performance evaluation 5 parameters                                             |                                |                         |               |                                 |  |  |
| 5                                                                                    | 5 Explain the significance of optimal separating hyperlanein SVM 5                                                |                                |                         |               |                                 |  |  |
|                                                                                      |                                                                                                                   | PA<br>Answer Any               | ART B<br>Five Questions |               |                                 |  |  |
| 6                                                                                    | 6Differentiate between A* algorithm and Best First Search<br>algorithm.7                                          |                                |                         |               |                                 |  |  |
| 7                                                                                    | 7Explain heuristic search technique with example.7                                                                |                                |                         |               |                                 |  |  |
| 8                                                                                    | 3 What is perceptron?Explain theworkingofperceptron with a neat 7 diagram                                         |                                |                         |               |                                 |  |  |
| 9 Explain the architecture of RNN and its applications 7                             |                                                                                                                   |                                |                         |               | 7                               |  |  |
| 10                                                                                   | 10 Desribe Radial Basis Function Networks                                                                         |                                |                         |               |                                 |  |  |
| 11                                                                                   | 11Explain how SVM can be used for classification of linearly<br>separable data.7                                  |                                |                         |               |                                 |  |  |
| 12                                                                                   | 2     State the mathematical formulation SVM problem. Give an outline of the method for solving the problem     7 |                                |                         |               |                                 |  |  |

# Syllabus

# Module 1

Introduction- Intelligent Agent, Structure of Intelligent Agent and Environment. Problem solving and search strategies - Problem solving agents, Problem-solving through Search - forward and backward, state-space, blind, heuristic, problemreduction, minimax, constraint propagation, neural and stochastic; Uninformed search Strategies-Depth First Search, Breadth First Search, Depth limited search, iterative deepening depth first search, bidirectional search. Informed search Strategies-Best First Search, A\*, AO\*.

# Module 2

Knowledge and reasoning: A knowledge based agent, representation, Propositional Logic-First Order Logic-Soundness and Completeness -Forward and Backward Chaining-Resolution-semantic networks Handling uncertain knowledge– Probabilistic Reasoning –making simple and complex decisions. Bayesian networks; Basics of decision theory, sequential decision problems.

# Module 3

Neural Networks: Introduction, Basic Architecture of Neural Networks, Single Computational Layer:The Perceptron, Choice of Activation functions, Number of Output Nodes and Loss Functions; Multilayer Neural Networks, Training a Neural Network with Backpropagation. Practical Issues in Neural Network Training: Problem of Overfitting, Vanishing and Exploding, Gradient Problems, Difficulties in Convergence, Local and Spurious Optima, Computational Challenges.

#### Module 4

Types of Neural Architectures: Simulating Basic Machine Learning with Shallow Models, Radial Basis Function Networks, Restricted Boltzmann Machines, Recurrent Neural Network: Architecture, Training, Applications. Convolutional Neural Network: Architecture, Training, Applications-Confusion Matrix, Precision, Recall, F Measure.

#### Module 5

Support Vector Machine: Architecture, Training, Applications. Parameter Estimation Bias -Mean Squared Error -Relative Efficiency – Standard Error -Maximum Likelihood Estimation.

# **Course Plan**

| No  | Торіс                                                    | No. of   |  |  |
|-----|----------------------------------------------------------|----------|--|--|
| 1   |                                                          | Lectures |  |  |
| 1   | Introduction                                             |          |  |  |
| 1.1 | Structure of Intelligent Agent and Environment.          | 1        |  |  |
| 1.2 | Problem solving and search strategies- Intelligent Agent | 1        |  |  |
|     | Introduction- Intelligent Agent,                         | h        |  |  |
| 1.3 | Structure of Intelligent Agent and Environment. Problem  | 1        |  |  |
| 1.4 | solving and search strategies - Problem solving agents,  | 1        |  |  |
| 1.5 | Problem-solving through Search - forward and backward,   | 2        |  |  |
|     | state-space, blind, heuristic, problem-reduction,        |          |  |  |
| 1.6 | minimax, constraint propagation, neural and stochastic;  | 1        |  |  |
| 1.7 | Uninformed search Strategies-Depth First Search,         | 2        |  |  |
|     | Breadth First Search, Depth limited search, iterative    |          |  |  |
|     | deepening depth first search, bidirectional search.      |          |  |  |
| 1.8 | Informed search Strategies-Best First Search, A*, AO*.   | 1        |  |  |
| 2   | Knowledge and reasoning:                                 |          |  |  |
| 2.1 | A knowledge based agent, representation                  | 1        |  |  |
| 2.2 | Propositional Logic-First Order Logic-Soundness and      | 2        |  |  |
|     | Completeness                                             |          |  |  |
| 2.3 | Forward and Backward Chaining-Resolution-                | 1        |  |  |
| 2.4 | semantic networks Handling uncertain knowledge           | 1        |  |  |
| 2.5 | Probabilistic Reasoning –making simple and complex       | 1        |  |  |
|     | decisions                                                |          |  |  |
| 2.6 | Bayesian networks; Basics of decision theory,            | 1        |  |  |
| 2.7 | Sequential decision problems.                            | 1        |  |  |
| 3   | Neural Networks Neural Networks                          | 6        |  |  |
| 3.1 | Introduction, Basic Architecture of Neural Networks,     | 2        |  |  |
| 3.2 | Single Computational Layer: The Perceptron               | 1        |  |  |
| 3.3 | Choice of Activation functions, Number of Output Nodes   | 1        |  |  |
| 34  | Multilaver Neural Networks, Training a Neural Network    | 1        |  |  |
| 5.4 | with Backpropagation                                     | 1        |  |  |
| 35  | Practical Issues in Neural Network Training: Problem of  | 1        |  |  |
| 0.0 | Overfitting.                                             | 1        |  |  |
| 3.6 | Vanishing and Exploding. Gradient Problems.              | 2        |  |  |
| 3.7 | Difficulties in Convergence, Local and Spurious Optima.  | 1        |  |  |
|     | Computational Challenges                                 |          |  |  |
| 4   | Types of Neural Architectures                            | <u> </u> |  |  |
| 4.1 | Simulating Basic Machine Learning with Shallow Models    | 2        |  |  |

| 4.2 | Radial Basis Function Networks                           | 1 |  |  |
|-----|----------------------------------------------------------|---|--|--|
| 4.3 | Restricted Boltzmann Machines                            | 1 |  |  |
| 4.4 | Recurrent Neural Network, Training, Applications.        | 1 |  |  |
| 4.5 | Convolutional Neural Network, : Architecture             | 1 |  |  |
| 4.6 | Training,Applications 1                                  |   |  |  |
| 47  | Confusion Matrix, Precision, Recall, F Measure.          | 1 |  |  |
|     |                                                          |   |  |  |
| 5   | Support Vector Machine                                   |   |  |  |
| 5.1 | Support Vector Machine ,Architecture, Training,          | 3 |  |  |
|     | Applications                                             |   |  |  |
| 5.2 | Parameter Estimation Bias                                | 1 |  |  |
| 53  | Mean Squared Error -Relative Efficiency – Standard Error | 2 |  |  |
| 5.4 | Maximum Likelihood Estimation.                           | 2 |  |  |

# **Reference Books**

1. Stuart Russel, Peter Norvig, Artificial Intelligence 'A modern Approach, Prentice Hall PTR.

2. Elaine Rich and Kevin Knight. Artificial Intelligence, 3e, Tata McGraw Hill, 2017

3. Charu C. Aggarwal, Neural Networks and Deep Learning, Springer

4. Earl Gose, Richard O Duda, Peter E.Hart, David G.Stork, Pattern Recognition, PHI Learning

5. Richard O Duda, Peter E.Hart, David G.Stock, Pattern Classification, Wiley ,India, Second Edition.



| CODE      | COURSE NAME           | CATEGORY   | L     | Т | Ρ | CREDIT |
|-----------|-----------------------|------------|-------|---|---|--------|
| 22255003  | WIDELESS TECHNOLOGIES | PROGRAM    | 2     | 0 | 0 | 2      |
| 222EEC003 | WIRELESS TECHNOLOGIES | ELECTIVE 3 | 3 0 0 | 3 |   |        |

**Preamble:** This course introduces students to the fundamentals of wireless and mobile communication concepts. This subject is framed to set the required background in wireless communication. Being the backbone for all the IT based developments; Wireless Technology has seen tremendous growth in the past decade. There are new techniques and protocols emerging from time-to-time to cater the requirements of this rapidly growing area. The subject will cover from rf fundamentals to the topics like cellular, WiFi, WPN and WSN technologies. The treatment would look at current and upcoming wireless communications technologies for various wireless accesses.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1                                                              | Understand the different wireless technologies available today               |  |  |  |
|-------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|
| $\mathbf{c}$                                                      | An understanding on the functioning of wireless communication systems        |  |  |  |
|                                                                   | and evolution of different wireless communication systems and standards.     |  |  |  |
| An ability to compare recent technologies used for wireless and M |                                                                              |  |  |  |
| 03                                                                | communication                                                                |  |  |  |
| <b>CO</b> 4                                                       | An ability to explain the architecture, functioning, protocols, capabilities |  |  |  |
| 0.04                                                              | and application of various wireless communication networks                   |  |  |  |
| CO 5                                                              | An ability to evaluate design challenges, constraints and security issues    |  |  |  |
| 05                                                                | associated with Ad-hoc wireless networks.                                    |  |  |  |
| CO 6                                                              | An ability to explain the Wireless Sensor Networks and Wireless Personal     |  |  |  |
| 00                                                                | Area Network Technologies                                                    |  |  |  |

#### Mapping of course outcomes with program outcomes

|      | <b>PO</b> 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|-------------|------|------|------|------|------|------|
| CO 1 | 1           | 1    |      | 3    | -    | -    | -    |
| CO 2 | -           | -    | - 4  | Л4.  | 1    | 2    | -    |
| CO 3 | -           | -    | 2    | -    | 2    | -    | -    |
| CO 4 | -           | -    | 3    | -    | 2    | -    | -    |
| CO 5 | 2           | -    | -    | 3    | -    | -    | -    |
| CO 6 | 2           | -    | -    | 3    | -    | -    | -    |

# Assessment Pattern

| Bloom's Category | End Semester |
|------------------|--------------|
|                  | Examination  |
| Apply            | 20           |
| Analyse          | 20           |
| Evaluate         | 10           |
| Create           | 10           |

# Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

# **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

#### End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in а course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: Wireless Technologies |
|--------------|------------------------------------|
| 222EEC003    |                                    |

| Time : 2.5 Hours | ARD I  | Maximum : 60 Marks |
|------------------|--------|--------------------|
| A AA             | I DD U | L IN ILI IIVI      |

|    | <br>PART A (Answer all questions)                                                                                                                                                                                    |            |  |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--|
| 1  | Discuss about InterSymbol Interference And how it can be resolved .                                                                                                                                                  |            |  |  |  |
| 2. | Discuss the working principle of Software Defined Networking.                                                                                                                                                        |            |  |  |  |
| 3. | From the following geometry, determine (a) loss due to knife edge<br>refraction (b) height of obstacle to induce 6dB diffraction loss.<br>Assume f=850MHz<br>$T_{00 \text{ m}}$ $R_{25 \text{ m}}$<br>10  km $2  km$ | 5 marks    |  |  |  |
| 4. | What are hidden node and exposed node problems; How can it be solved?                                                                                                                                                | 5<br>marks |  |  |  |
| 5  | Explain the main building blocks of Wireless Sensor Networks.                                                                                                                                                        | 5 marks    |  |  |  |

|   | PART B (Answer any five questions)                                |         |
|---|-------------------------------------------------------------------|---------|
| 6 | Discuss the OFDM technique in brief.                              | 7 marks |
| 7 | Discuss the architecture of the GSM cellular system.              | 7 marks |
| 8 | Describe the difference Coherence time and coherence bandwidth    | 7 marks |
| 9 | Explain briefly about Wi-Fi Technologies and mention the Wireless | 7 marks |

|    | LAN requirements.                                         |         |
|----|-----------------------------------------------------------|---------|
| 10 | Write a short note on <i>WiFi</i> Security standards.     | 7 marks |
| 11 | Explain Briefly about Bluetooth Technology and Profiles?  | 7 marks |
| 12 | Compare Zigbee, LoRa and Bluetooth Wireless Technologies. | 7 marks |

# Syllabus

Wireless Communication Fundamentals - OFDM, MIMO - Cellular & Mobile technologies - Cellular Systems - Software Defined Networking (SDN) - Mobile Radio Propagation - Wireless Channel Models - Wireless LAN - *WiFi6, WiFi* Security standards - WSN and WPAN - Zigbee, Zwave, Thread, Bluetooth 1.0 to 6.0

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                          | No. of   |  |  |
|-----|----------------------------------------------------------------|----------|--|--|
|     |                                                                | Lectures |  |  |
| 1   | Wireless Communication Fundamentals                            | ·        |  |  |
|     | RF Basics: Radio Frequency (RF) Fundamentals: Introduction to  |          |  |  |
| 1.1 | RF & Wireless Communications Systems, Units of RF              | 1        |  |  |
|     | measurements, SNR, ISI                                         |          |  |  |
| 1.0 | Analog& Digital Modulation techniques for Mobile               | 2        |  |  |
| 1.4 | communication,                                                 | 4        |  |  |
| 1.3 | Multiple access techniques                                     | 1        |  |  |
| 1.4 | Wireless Antenna basics                                        | 1        |  |  |
| 1.5 | OFDM, MIMO                                                     | 2        |  |  |
| 2   | Cellular & Mobile technologies                                 |          |  |  |
| 2.1 | The cellular concept - system design issues, Cellular carriers |          |  |  |
|     | and Frequencies, Channel allocation, Cell coverage, Cell 2     |          |  |  |
|     | Splitting, Microcells, Picocells,                              |          |  |  |
| 2.2 | Handoff and outage, Improving coverage and system capacity 1   |          |  |  |
| 2.3 | Cellular Systems (1G, 2G, 3G, 4G, 5G and beyond 5G) 2          |          |  |  |
| 2.4 | NBIoT, Mobile IP1                                              |          |  |  |
| 2.5 | 6G overview, Software Defined Networking (SDN), Virtual RAN &  | 0        |  |  |
|     | Open RAN (VRAN & ORAN)                                         | 2        |  |  |
| 3   | Mobile Radio Propagation                                       |          |  |  |
| 3.1 | Reflection, Diffraction. Fading.                               | 1        |  |  |
| 3.2 | Multipath Propagation.                                         | 3        |  |  |
| 3.3 | Channel modeling, Diversity Schemes and Combining              | 0        |  |  |
|     | Techniques.                                                    | 2        |  |  |
| 3.4 | Wireless Channel Models                                        | 2        |  |  |
| 4   | Wireless LAN                                                   | ı        |  |  |

| 4.1 | Wi-Fi Organizations and Standards: Regulatory Bodies, IEEE, Wi-Fi Alliance,                                     | 1 |
|-----|-----------------------------------------------------------------------------------------------------------------|---|
| 4.2 | WLAN Connectivity, WLAN QoS& Power-Save, IEEE 802.11<br>Standards,802.11-2007,802.11a/b/g, 802.11e/h/I,802.11n, | 1 |
|     | 802.11AC.                                                                                                       |   |
| 4.3 | Wi-Fi Hardware & Software: Access Points, WLAN Routers,                                                         | 0 |
|     | WLAN Bridges, WLAN Repeaters                                                                                    | Ч |
| 4.4 | WLAN Controllers/Switches, Wireless Topologies                                                                  | 1 |
| 4.5 | PoE Infrastructure, Wireless signaling.                                                                         | 1 |
| 4.6 | WiFi6, WiFi Security standards                                                                                  |   |
| 5   | WSN and WPAN                                                                                                    |   |
| 5.2 | Wireless Sensor Network (WSN) & Wireless Personal Area                                                          | 2 |
| 5.3 | Introduction to WSN, WSN IEEE standards, WSN Topologies                                                         | 2 |
| 5.4 | WSN - Routing protocols, Low Power Lossy networks, RPL, TSCH                                                    |   |
|     | and 6TiSCH                                                                                                      | 3 |
| 5.5 | Zigbee, Zwave, Thread, Bluetooth 1.0 to 6.0, LoRA&LoRA WAN, WiMaX,6lowPAN,sigfox                                | 3 |

# **Reference Books**

- 1. Theodore S. Rappaport, "Wireless Communications: Principles and Practice", Second Edition, 2002, Pearson Education Asia.
- 2. David Tse and PramodViswanath, *Fundamentals of wireless communications*, Cambridge University Press, First Edition, 2012
- Henrik Schulz And Christian L<sup>\*</sup>uders, Theory and Applications of OFDM and CDMA Wideband Wireless Communications, John Wily & Sons, First Edition, 2005
- 4. Bluetooth Revealed; By: Miller, Brent A, Bisdikian, Chatschik; Addison Wesley Longman Pte Ltd., Delhi
- 5. Wilson , "Sensor Technology hand book," Elsevier publications 2005.
- Andrea Goldsmith, "Wireless Communications," Cambridge University Press, 2005
- Mobile and Personal Communications Services and Systems; 1 st Edition; By: Raj Pandya; PHI, New Delhi
- 8. Mobile Communications; By: Schiller, Jochen H; Addison Wesley Longman Pte Ltd., Delhi
- 9. 3G Networks: Architecture, protocols and procedures based on 3GPP specifications for UMTS WCDMA networks, By Kasera, Sumit, Narang, and Nishit, TATA MGH, New Delhi 8. Wireless Sensor Networks: information processing by approach, ZHAO, FENG, GUIBAS and LEONIDAS J, ELSEVIER, New Delhi 9. Holger Karl and Andreas Wiilig, "Protocols and Architectures for Wireless Sensor Networks" John Wiley & Sons Limited 2008
- 10. Wireless Communications and Networking, VijayGarg, Elsevier

Electronics and Communication Engineering-EC2

| CODE     | COURSE NAME     | CATEGORY   | L | Т | Ρ | CREDIT |
|----------|-----------------|------------|---|---|---|--------|
| 22255004 | DATA ANALYTICS  | PROGRAM    |   | 0 | 0 | 3      |
| 2220000  | DATA ANALI IICS | ELECTIVE 3 | J | U | 0 | 3      |

**Preamble:** This course helps the learner to understand the basic concepts of data analytics. This course covers fundamentals for data analytics, predictive and descriptive analytics of data, Big data and its applications, techniques for managing big data and data analysis & visualization using R programming tool. It enables the learners to perform data analysis on a real world scenario using appropriate tools.

**Course Outcomes:** After the completion of the course the student will be able to

| <b>CO</b> 1 | Understand the fundamentals of data analysis and its techniques     |  |  |  |
|-------------|---------------------------------------------------------------------|--|--|--|
| CO 2        | Illustrate various predictive and descriptive analytics algorithms  |  |  |  |
| CO 3        | Describe the key concepts and applications of Big Data Analytics    |  |  |  |
| <b>CO 4</b> | Demonstrate the usage of Map Reduce paradigm for Big Data Analytics |  |  |  |
| CO 5        | Apply data analysis and visualization using R programming           |  |  |  |

# Mapping of course outcomes with program outcomes

|      | PO 1         | PO 2         | PO 3 | PO 4         | PO 5 | PO 6 | PO 7 |
|------|--------------|--------------|------|--------------|------|------|------|
| CO 1 | $\checkmark$ | $\checkmark$ |      | $\checkmark$ |      |      |      |
| CO 2 | $\checkmark$ | $\checkmark$ |      | V            |      |      |      |
| CO 3 |              |              |      | V            |      |      |      |
| CO 4 |              |              |      | V            |      |      |      |
| CO 5 | $\checkmark$ |              |      | $\checkmark$ |      |      |      |
| CO 6 |              | $\checkmark$ |      |              |      |      |      |

#### **Assessment Pattern**

| Bloom's Category | End Semester |
|------------------|--------------|
|                  | Examination  |
| Apply            | - 30         |
| Analyse          | - 30         |
| Evaluate         | 30           |
| Create           | 10           |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |  |  |
|----------------|-----|-----|-----------------|--|--|
| 100            | 40  | 60  | 2.5 hours       |  |  |

# **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum<br/>10 publications shall be referred): 15 marksCourse based task/Seminar/Data collection and interpretation: 15 marksTest paper, 1 number: 10 marks

Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 10 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in а course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.



| APJ AI      | Name         |             |                |  |  |  |
|-------------|--------------|-------------|----------------|--|--|--|
| 5           | Register No: |             |                |  |  |  |
| Course code | 222EEC004    | Course name | DATA ANALYTICS |  |  |  |
| Max. Marks  | 60           | Duration    | 2.5 Hour       |  |  |  |
|             |              |             |                |  |  |  |
|             |              |             |                |  |  |  |

|    | PART A                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|    | Answer All Questions                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| 1  | Explain data analytical process model                                                                                                                                                                                                                                                                                                                                                                                                                           | 5 |
| 2  | Justify why k -nearest neighbor classifier called a lazy learner?                                                                                                                                                                                                                                                                                                                                                                                               | 5 |
| 3  | Explain the 3 Vs of Big Data.                                                                                                                                                                                                                                                                                                                                                                                                                                   | 5 |
| 4  | Explain how box plots be used for data summarization.                                                                                                                                                                                                                                                                                                                                                                                                           | 5 |
| 5  | Justify the importance of Exploratory Data Analysis in business application ?                                                                                                                                                                                                                                                                                                                                                                                   | 5 |
|    | PART B                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
|    | Answer Any Five Questions                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| 6  | Discuss the methods for handling noisy data. Consider the following<br>sorted data for<br>price (in dollars) 4, 8, 15, 21, 21, 24, 25, 28, 34.Illustrate smoothing by<br>bin means and bin boundaries.                                                                                                                                                                                                                                                          | 7 |
| 7  | Explain agglomerative hierarchical clustering with an example.                                                                                                                                                                                                                                                                                                                                                                                                  | 7 |
| 8  | Suppose that the data mining task is to cluster points (with (x, y) representing location) into three clusters, where the points areA1(2,10), A2 (2,5), A3 (8,4), B1 (5,8), B2 (7,5), B3 (6,4), C1(1,2), C2 (4,9). The distance function is Euclidean distance. Suppose initially we assign A1, B1, and C1as the center of each cluster, respectively. Use the k-means algorithm to show only (a) The three cluster centers after the first round of execution. | 7 |
|    | (b) The final three clusters.                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
| 9  | Illustrate the working of a Map Reduce program with example.                                                                                                                                                                                                                                                                                                                                                                                                    | 7 |
| 10 | Describe the R functions used for cleaning dirty data.                                                                                                                                                                                                                                                                                                                                                                                                          | 7 |
| 11 | Discuss the data visualization for multiple variables in R                                                                                                                                                                                                                                                                                                                                                                                                      | 7 |

# 12 Illustrate the use of big data analytics in credit risk modeling.

# 7

# Syllabus

# Module 1

Introduction to Data Analysis - Analytics, Analytics Process Model, Analytical Model Requirements. Data Analytics Life Cycle overview. Basics of data collection, sampling, pre-processing and dimensionality reduction

# Module 2

Predictive Analytics – Regression, Decision Tree, Neural Networks. Dimensionality Reduction - Principal component analysis

Descriptive Analytics - Mining Frequent item sets - Market based model - Association and Sequential Rule Mining - Clustering Techniques - Hierarchical - K-Means

#### Module 3

Introduction to Big data framework - Fundamental concepts of Big Data management and analytics - Current challenges and trends in Big Data Acquisition

#### Module 4

Data Analysis Using R - Introduction to R, R Graphical User Interfaces, Data Import and Export, Attribute and Data Types, Descriptive Statistics, Exploratory Data Analysis, Visualization Before Analysis, Dirty Data, visualizing a Single Variable, Examining Multiple Variables, Data Exploration Versus Presentation, Statistical Methods for Evaluation

#### Module 5

Popular Big Data Techniques and tools- Map Reduce paradigm and the Hadoop system- Applications Case studies: Social Media Analytics, Recommender Systems-Fraud Detection

#### Corse Plan

| No  | Торіс                                         | No. of<br>Lectures |  |  |
|-----|-----------------------------------------------|--------------------|--|--|
| 1   | Introduction to Data Analysis                 |                    |  |  |
| 1.1 | Introduction to Data Analysis - Analytics     | 2                  |  |  |
| 1.2 | Analytics Process Model                       | 1                  |  |  |
| 1.3 | Analytical Model Requirements.                | 1                  |  |  |
| 1.4 | Data Analytics Life Cycle overview.           | 1                  |  |  |
| 1.5 | Basics of data collection, sampling           | 1                  |  |  |
| 1.6 | pre-processing and dimensionality reduction 2 |                    |  |  |
| 2   | <b>Predictive and Descriptive Analytics</b>   |                    |  |  |

| 2.1 | Predictive Analytics – Regression, Decision Tree                              | 2 |  |  |  |
|-----|-------------------------------------------------------------------------------|---|--|--|--|
| 2.2 | Neural Networks                                                               | 1 |  |  |  |
| 2.3 | Dimensionality Reduction - Principal component analysis                       | 2 |  |  |  |
| 2.4 | Descriptive Analytics - Mining Frequent item sets                             | 1 |  |  |  |
| 2.5 | Market based model – Association and Sequential Rule<br>Mining                |   |  |  |  |
| 2.6 | Clustering Techniques – Hierarchical – K- Means                               | 2 |  |  |  |
| 3   | Introduction to Big data framework                                            |   |  |  |  |
| 3.1 | Introduction to Big data framework                                            | 1 |  |  |  |
| 3.2 | Fundamental concepts of Big Data management and analytics                     | 3 |  |  |  |
| 3.3 | Current challenges and trends in Big Data Acquisition                         | 3 |  |  |  |
| 4   | Data Analysis Using R L L L L L L L L L L L L L L L L L L                     |   |  |  |  |
| 4.1 | Introduction to R, R Graphical User Interfaces                                | 1 |  |  |  |
| 4.2 | Data Import and Export, Attribute and Data Types                              | 1 |  |  |  |
| 4.3 | Descriptive Statistics, Exploratory Data Analysis                             | 2 |  |  |  |
| 4.4 | Visualization Before Analysis, Dirty Data                                     | 2 |  |  |  |
| 4.5 | visualizing a Single Variable, Examining Multiple<br>Variables                | 1 |  |  |  |
| 4.6 | Data Exploration Versus Presentation                                          | 1 |  |  |  |
| 4.7 | Statistical Methods for Evaluation                                            | 1 |  |  |  |
| 5   | Popular Big Data Techniques and tools-                                        |   |  |  |  |
| 5.1 | Popular Big Data Techniques and tools                                         | 1 |  |  |  |
| 5.2 | Map Reduce paradigm and the Hadoop system-<br>Applications                    | 3 |  |  |  |
| 5.3 | Case studies: Social Media Analytics, Recommender<br>Systems- Fraud Detection |   |  |  |  |

# **Reference Books**

1.Bart Baesens," Analytics in a Big Data World: The Essential Guide to Data Science and

its Business Intelligence and Analytic Trends", John Wiley & Sons, 2013.

2. David Dietrich, "EMC Education Services, Data Science and Big Data Analytics:

Discovering, Analyzing, Visualizing and Presenting Data", John Wiley & Sons, 2015.

3. Jaiwei Han, MichelineKamber, "Data Mining Concepts and Techniques", Elsevier, 2006.

4. Christian Heumann and Michael Schomaker, "Introduction to Statistics and DataAnalysis", Springer, 2016

5. Margaret H. Dunham, Data Mining: Introductory and Advanced Topics. Pearson, 2012.

6. Michael Berthold, David J. Hand, Intelligent Data Analysis, Springer, 2007.



| CODE      | COURSE NAME       | CATEGORY          | L | Т | Ρ | CREDIT |
|-----------|-------------------|-------------------|---|---|---|--------|
| 222FFC00F | FPGA BASED SYSTEM | PROGRAM           | 2 | 0 | 0 | 2      |
| 222EEC005 | DESIGN            | <b>ELECTIVE 3</b> | 3 | 0 | U | 3      |

**Preamble:** FPGA based system design covers the advanced design and emulation of digital circuits with Hardware Description Language (HDL) & with Field Programmable Gate Arrays (FPGA). The primary goal of this course is to provide in depth understanding of logic and system design. The course enables students to apply their knowledge for the modelling of advanced digital hardware systems for FPGA based prototyping.

Upon successful completion of this course, students will be able to:

**Course Outcomes:** After the completion of the course the student will be able to

| 00.1 | Attain comprehensive understanding of Design combinational and                |
|------|-------------------------------------------------------------------------------|
| CO 1 | sequential digital circuits. (Cognitive knowledge level: <b>Understand</b> ). |
|      |                                                                               |
|      | Model digital circuits with Verilog HDL at behavioural, structural, and RTL   |
| CO 2 | Levels (Cognitive knowledge level: Understand, apply and evaluate).           |
|      |                                                                               |
|      | Develop test benches to simulate RTL designs (Cognitive knowledge levels:     |
| CO 3 | (Cognitive knowledge level: Understand, apply and evaluate).                  |
|      |                                                                               |
|      | Develop RTL design of data path units and control units for microcomputer     |
| CO 4 | designs (Cognitive knowledge levels: Understand, analyse, create &            |
|      | Evaluate).                                                                    |
| CO 5 | Understand in detail Programmable Logic fundamentals Cognitive knowledge      |
| 003  | levels: Understand).                                                          |
|      | Understand in detail FPGA based prototyping flow.Cognitive knowledge          |
| CO 6 | levels: Understand & Apply).                                                  |
|      |                                                                               |

#### Mapping of course outcomes with program outcomes

|      | <b>PO</b> 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|-------------|------|------|------|------|------|------|
| CO 1 |             |      |      |      |      | 1    |      |
| CO 2 |             |      | 2    |      | 3    |      |      |
| CO 3 |             |      |      |      | 2    | 2    |      |
| CO 4 |             |      | 2    |      | 3    | 2    |      |
| CO 5 |             | 1    | 2    |      |      | 3    |      |
| CO 6 |             |      | 2    |      |      | 2    |      |
| Bloom's Category | End Semester |  |
|------------------|--------------|--|
|                  | Examination  |  |
| Apply            | 30           |  |
| Analyse          | 30           |  |
| Evaluate         | 30           |  |
| Create           | 10           |  |

# Assessment Pattern

# Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

# **Continuous Internal Evaluation Pattern: 40 Marks**

| Preparing a review article based on peer reviewed original public | cations (minimum |
|-------------------------------------------------------------------|------------------|
| 10 publications shall be referred)                                | : 15 marks       |
| Course based task/Seminar/Data collection and interpretation      | : 15 marks       |
| Test paper, 1 number                                              | : 10 marks       |

Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 10 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# Model Question Paper

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: FPGA BASED SYSTEM DESIGN |
|--------------|---------------------------------------|
| 222EEC005    |                                       |
|              |                                       |
|              |                                       |

| Time : 2.5 Hours | Maximum : 60 Marks |
|------------------|--------------------|
|                  |                    |

|    | PART A (Answer all questions)                                                                                     |         |
|----|-------------------------------------------------------------------------------------------------------------------|---------|
| 1  | Differentiate between tasks and functions in verilog                                                              | 5 marks |
| 2. | Write the verilog code for a D latch and a D flip flop. Evaluate the difference with the help of timing diagrams. | 5 marks |
| 3. | Explain briefly the significance of setup time and hold time in terms of design of digital circuits.              | 5 marks |
| 4. | Describe about the concept of clock gating with the help of neat diagram.                                         | 5 marks |
| 5  | Draw and explain the logic blocks of FPGA                                                                         | 5 marks |

|    | PART B (Answer any five questions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 6. | Write a verilog program to implement 8:1 mux using 4:1 mux and 2:1 mux using hierarchical modelling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7 marks |
| 7  | Design a sequence detector that produces an output =1, when it<br>receives a sequence of four consecutive ones (1111). Output 1<br>should be produced at the same time as the fourth input. At all<br>other times, the output=0. After receiving the successful input<br>sequence of 1111(which produces output=1), A new input<br>sequence of 1111 must be received again to produce output=1 (<br>That is , the successful input sequences of 1111 must be non-<br>overlapping)<br>Describe the FSM and verify the same with test bench.<br>Example sequence:<br>Input : 00011110101111001111111110<br>Output: 00000100000010000100001000 | 7 marks |

| 8.  | For the given FSM, illustrate the functionality with timing and write the verillog code for the circuit.                                                                          | 7 marks |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 9.  | Explain in detail the significance of timing concepts such as setup time, hold time and slack                                                                                     | 7 marks |
| 10. | Find the maximum frequency of operation. Given that $T_{setup}=0.1ns$ , $T_{hold}=0.2ns$ , $T_{comb}=2ns$ , $T_{pd}=0.5ns$ . What will happen if a positive skew of 3ns is added? | 7 marks |
| 11. | Illustrate the design flow of FPGA with neat diagram                                                                                                                              | 7 marks |
| 12. | With proper depiction, explain FPGA based embedded system design.                                                                                                                 | 7 marks |

# Syllabus

Introduction to Digital VLSI Design flow, Hardware modelling using Verilog HDL, Design abstractions, RTL design of digital subsystems, FSM coding, RTL design of data path and control units, Timing fundamentals, Advanced Timing concepts, FPGA architecture and design, Embedded Processor cores.

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                       | No. of   |
|-----|-------------------------------------------------------------|----------|
| NO  |                                                             | Lectures |
| 1   | HARDWARE MODELING USING VERILOG HDL                         |          |
| 1 1 | Evolution of digital design, digital VLSI design flow, Data | 2        |
| 1.1 | Types and Lexical conventions.                              | 2        |
| 1.2 | Design abstractions.                                        | 3        |
| 1.3 | Tasks & Functions.                                          | 2        |
| 2   | RTL DESIGN OF DIGITAL SUBSYSTEMS                            |          |
| 0.1 | FSM Coding, Mealy and Moore machines, FSM code              | 3        |
| 2.1 | development, Sequential Machine Design Examples.            | 5        |

| 2.2 | Arithmetic Circuits: Adders, Subtractor & Multiplier.   | 3      |
|-----|---------------------------------------------------------|--------|
| 2.3 | RTL design of data path and control units               | 2      |
| 3   | TIMING FUNDAMENTALS                                     |        |
| 2.1 | Basic Static Timing Analysis Concept, Setup Time, Hold  | 2      |
| 5.1 | Time, Slack. Jitter.                                    | 4      |
| 3.2 | Clock Latencies, Clock Skew, Recovery and Removal Time. | 3      |
| 3.3 | Propagation Delay Calculations, Timing Paths, Timing    | 3      |
| 4   | ADVANCED TIMING CONCEPTS.                               |        |
| 4.1 | Timing models                                           | 3      |
| 4.2 | Setup time and hold time violation checks               | 2      |
| 13  | Clock Gating, STA VS DTA, Virtual Clock, Unateness,     | 1      |
| 4.5 | Timing constraints.                                     | т<br>Т |
| 5   | FPGA ARCHITECTURE AND DESIGN METHODOLOGY                |        |
| 5.1 | FPGA Architecture building blocks                       | 3      |
| 5.2 | FPGA based prototyping flow                             | 3      |
| 53  | Intellectual Property Cores Embedded Processor, Clock   | 2      |
| 5.5 | Managers, General-Purpose I/Os.                         | 2      |

- 1. FPGA-Based System Design by Wayne Wolf, Prentice Hall.
- 2. Verilog HDL- A guide to Digital Design & Synthesis, Paperback by Samir Palnitkar, Pearson India.
- 3. FPGA Prototyping by Verilog Examples by Pong P. Chu, Wiley.
- 4. FPGAs: Fundamentals, Advanced Features, and Applications in Industrial Electronics, CRC Press.
- 5. Advanced FPGA Design: Architecture, Implementation, and Optimization by Steve Kilts, IEEE Press.
- 6. Embedded Core Design with FPGAs by Zainalabedin Navabi, McGraw Hill.
- 7. Advanced Digital System Design A Practical Guide to Verilog Based FPGA and ASIC Implementation by Shirshendu Roy, Ane Books Pvt Ltd.
- 8. Computer Organization and Design RISC-V Edition: The Hardware Software Interface by David A. Patterson, John L. Henness, Morgan Kaufmann.
- 9. Digital Design by M. Morris R. Mano and Michael D. Ciletti., Person Education.
- 10. Digital Design by Frank, John Wiley and Sons Publishers.
- 11.Digital Computer Arithmetic Datapath Design Using Verilog HDL by James E. Stine, Spinger.
- 12.Digital Design Principles and Practices by John F. Wakerly, Pearson Education.

# SEMESTER II

# **PROGRAM ELECTIVE IV**



| CODE      | COURSE NAME        | CATEGORY          | L   | Т | Р | CREDIT |
|-----------|--------------------|-------------------|-----|---|---|--------|
| 222EEC006 | PRODUCT DESIGN AND | PROGRAM           | 3 0 | 0 | 0 | 2      |
|           | QUALITY MANAGEMENT | <b>ELECTIVE 4</b> |     | U | 3 |        |

**Preamble**: The course covers the 'foundation of product development processes. The course also covers quality management principles, techniques and tools associated with product development.

After successful completion of the course, students should be able to:

Demonstrate an ability to understand the product development process as adopted in industry; apply the tools and techniques for quality management in product development.

**Course Outcomes:** After the completion of the course the student will be able to

| <b>CO</b> 1 | Attain good understanding of Product Design Fundamentals. (Cognitive knowledge level: <b>Understand</b> ).                                        |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| CO 2        | Attain good understanding of Design for Manufacturing (DFM),<br>Prototyping,(Cognitive knowledge level: <b>Understand, apply and evaluate</b> ).  |
| CO 3        | Attain detailed understanding of Quality Management Principles & Techniques: (Cognitive knowledge level: <b>Understand, apply and evaluate</b> ). |
| CO 4        | Attain comprehensive understanding of Design of Experiments: <b>Understand,</b><br><b>analyse, &amp; Evaluate</b> ).                              |
| CO 5        | Attain good foundations of Design for Quality (Cognitive knowledge levels: <b>Understand, analyse, &amp; Evaluate</b> ).                          |
| CO 6        | Understand in detail Six Sigma fundamentals, methods and tools:<br><b>Understand &amp; Apply</b> ).                                               |

#### Mapping of course outcomes with program outcomes

|      | <b>PO</b> 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|-------------|------|------|------|------|------|------|
| CO 1 |             |      | 2    | 014  |      | 1    |      |
| CO 2 |             |      | 2    |      | 3    |      |      |
| CO 3 |             |      |      |      | 2    | 2    |      |
| CO 4 |             |      | 2    |      | 3    | 2    |      |
| CO 5 |             | 1    | 2    |      |      | 3    |      |
| CO 6 |             |      | 2    |      |      | 2    |      |

| Bloom's Category | End Semester<br>Examination |
|------------------|-----------------------------|
| Understand       | 20                          |
| Apply            | 30                          |
| Analyse          | 30                          |
| Evaluate         | 20                          |

# **Assessment Pattern**

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

| Preparing a  | review article based on peer reviewed original public | cations (minimum |
|--------------|-------------------------------------------------------|------------------|
| 10 publicati | ons shall be referred)                                | : 15 marks       |
| _            |                                                       |                  |
| Course base  | d task/Seminar/Data collection and interpretation     | : 15 marks       |
|              |                                                       |                  |
| Test paper,  | 1 number                                              | : 10 marks       |
| -            |                                                       |                  |
| Test naner s | hall include minimum $80\%$ of the syllabus           |                  |

III IIICIUUE IIIIIIIIIIIIIII 80% OI

# **End Semester Examination Pattern: 60 Marks**

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 10 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in а through long answer questions course. relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code:222EEC006 | Course Name: PRODUCT DESIGN AND QUALITY |
|-----------------------|-----------------------------------------|
|                       | MANAGEMENT                              |

| Time : 2.5 Hours | Maximum : 60 Marks |
|------------------|--------------------|
|                  |                    |

|    | TECHNOLOGICAL                                                     |         |
|----|-------------------------------------------------------------------|---------|
|    | PART A (Answer all questions)                                     |         |
| 1  | Explain the steps in establishing product specifications          | 5 marks |
| 2. | Explain with suitable example steps involved in managing product  | 5 marks |
|    | development projects.                                             |         |
| 3  | What is Signal to Noise Ratio Analysis in robust design? What are | 5 marks |
|    | its advantages?                                                   |         |
| 4. | Analyse the possible causes for a 'Aero plane Crash' using a      | 5 marks |
|    | fishbone diagram.                                                 |         |
| 5  | What is House of Quality? Explain with suitable depiction.        | 5 marks |

|    | PART B (Answer any five questions)                                                                                               |      |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |  |  |
|----|----------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|
| 6. | Analyze which among the following designs (design 1 OR design 2) is the best from the given Pugh matrix(design selection matrix) |      |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |  |  |
|    | Descrip                                                                                                                          | tion | Standard Can | Collapsible Can                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Can With Lift |  |  |
|    | Sketch                                                                                                                           |      |              | and the second s | HIL HIL       |  |  |
|    | Criteria Weight                                                                                                                  |      | Datum        | Design 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Design 2      |  |  |
|    | Durable                                                                                                                          | 1    | 0            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -             |  |  |
|    | Portable                                                                                                                         | 1    | 0            | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |  |  |
|    | Affordable                                                                                                                       | 2    | 0            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |  |  |
|    | Safe                                                                                                                             | 3    | 0            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |  |  |
|    | Easy to Use                                                                                                                      | 2    | 0            | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ++            |  |  |
|    |                                                                                                                                  |      | r            | r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |  |  |

| 7. | Explain the different types of Intellectual Property rights applicable to products.                                                                                                                                                                                                                                                                                                                                                           | 7 marks |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 8  | <ul> <li>Consider a medical equipment in a large hospital that is in use 16 hours a day, 7 days a week, measuring patients' heart signals.</li> <li>Over the last 6 months (26 weeks), the EKG machine has failed five times during normal operating hours, requiring downtime of four hours on each occasion to diagnose the issue and fix it.</li> <li>a.) Calculate Mean Time Between Failures (MTBF)</li> <li>b.) Failure rate</li> </ul> | 7 marks |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |
| 9  | <ul><li>Perform Failure Mode Effect Analysis for the given below possible failure modes of a cargo truck manufactured by a plant.</li><li>a.) Head Lamp doesn't turn on b.) Headlamp doesn't turn off</li></ul>                                                                                                                                                                                                                               | 7 marks |
| 10 | <ul> <li>Consider two processes for PCB Manufacturing.</li> <li>Process X produces parts which have a mean width of 100 and a standard deviation of 2 .Process Y produces parts which have a mean width of 104 and standard deviation 3. The design specifications for the PCB are 100±10. Calculate:</li> <li>Cp for each process</li> <li>Cpk for each process</li> <li>And comment if the process is capable or not</li> </ul>             | 7 marks |
| 11 | Illustrate the steps in Design for Six Sigma                                                                                                                                                                                                                                                                                                                                                                                                  | 7 marks |
| 12 | Explain the methodologies of Six Sigma                                                                                                                                                                                                                                                                                                                                                                                                        | 7 marks |
|    |                                                                                                                                                                                                                                                                                                                                                                                                                                               |         |

# **Syllabus**

Product design and development - Product architecture - Industrial design -Intellectual property Rights - Quality management principles and techniques -Design for quality: quality management tools - Six Sigma

**Course Plan**(For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                                                                                                                                                                     | No. of |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 1   | PRODUCT DESIGN AND DEVELOPMENT: I                                                                                                                                                                         |        |
| 1.1 | Development processes. Identifying customer needs.                                                                                                                                                        | 2      |
| 1.2 | Establishing product specifications, Concept generation,<br>Concept selection,                                                                                                                            | 2      |
| 1.3 | Product architecture, Industrial design.                                                                                                                                                                  | 3      |
| 2   | PRODUCT DESIGN AND DEVELOPMENT: II                                                                                                                                                                        |        |
| 2.1 | Design for Manufacturing (DFM), Prototyping, Robust<br>Design,                                                                                                                                            | 2      |
| 2.2 | Intellectual property Rights                                                                                                                                                                              | 2      |
| 2.3 | Product Development Economics, Managing Product Development Projects, Product Liability.                                                                                                                  | 3      |
| 3   | QUALITY MANAGEMENT PRINCIPLES & TECHNIQUES                                                                                                                                                                |        |
| 3.1 | Principles and Practices: Definition of quality, Customer<br>satisfaction and Continuous improvement, SPC, Quality<br>Systems, Bench Marking                                                              | 3      |
| 3.2 | Frequency distributions and Histograms- Run charts –stem<br>and leaf plots- Pareto diagrams-Cause and Effect diagrams-<br>Box plots- Probability distribution-Statistical Process<br>control              | 3      |
| 3.3 | Scatter diagrams –Multivariable charts –Matrix plots and 3-<br>D plotsReliability-Survival and Failure Series and parallel<br>systems-Mean time between failure-Weibull distribution                      | 3      |
| 4   | DESIGN FOR QUALITY: QUALITY MANAGEMENT TOOLS                                                                                                                                                              |        |
| 4.1 | Quality Function Deployment -House of Quality<br>Design of Experiments –design process-Identification of<br>control factors, noise factors, and performance metrics -<br>developing the experimental plan | 3      |
| 4.2 | Process Capability and its index                                                                                                                                                                          | 2      |
| 4.3 | Failure Mode Effect Analysis                                                                                                                                                                              | 2      |
| 5   | SIX SIGMA                                                                                                                                                                                                 |        |
| 5.1 | Doctrine, Methodologies (DMAIC and DMADV)                                                                                                                                                                 | 2      |
| 5.2 | Tools and Methods                                                                                                                                                                                         | 3      |

| 5.3 | Design for Six Sigma (DFSS) | 3 |
|-----|-----------------------------|---|

- 1. Total Quality Management; by Dale H. Besterfield, Pearson Education Asia
- 2. Product Design & Development by Karl T Ulrich & Steven D Eppinger; McGraw Hill
- 3. Dieter, George E., "Engineering Design A Materials and Processing Approach", McGraw Hill,
- 4. Product Design Techniques in Reverse Engineering and New Product Development, KEVIN
- 5. Product Design And Development, KARL T. ULRICH, STEVEN D. EPPINGER, TATA McGRAW-HILL- 3rd Edition, 2003.
- 6. The Management and control of Quality-6th edition-James R. Evens, William M Lindsay Pub:son
- 7. Fundamentals of Quality control and improvement 2nd edition, AMITAVA MITRA, Pearson Education



| CODE      | COURSE NAME                                       | CATEGORY              | L | Т | Ρ | CREDIT |
|-----------|---------------------------------------------------|-----------------------|---|---|---|--------|
| 222EEC007 | PYTHON PROGRAMMING<br>FOR EMBEDDED<br>APPLICATION | PROGRAM<br>ELECTIVE 4 | 3 | 0 | 0 | 3      |

**Preamble:** Python is the need of the hour – not only for fuelling websites but also for embedded applications. The reason for such spiking popularity is it's easy to download attribute – open source Python programming language can be downloaded for diverse platforms, including Windows and Linux. Moreover, several integrated development environments (IDEs) already exist for Python. Python opens a world of opportunity, including providing support to numerous programming platforms and readable and manageable code. MicroPython aims to be as compatible with normal Python as possible to allow you to transfer code with ease from the desktop to a microcontroller or embedded .

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| <b>CO</b> 1 | Comprehend the fundamentals of Python programming                     |
|-------------|-----------------------------------------------------------------------|
| CO 2        | Comprehend the modules, package and library concepts of python        |
|             | Programming                                                           |
| CO 3        | Comprehend the fundamentals of MicroPython programming                |
| CO 4        | Comprehend the Micropython on Embedded hardware                       |
| CO 5        | Have hands on experience in Micropython based application development |
| CO 6        | Case studies with Micropython                                         |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|------|------|------|------|------|------|------|
| CO 1 | 1    | 1    | -    | 3    | -    | -    | -    |
| CO 2 | -    | -    |      |      | 1    | 2    | -    |
| CO 3 | -    | -    | 2 4  | J14- | 2    | -    | -    |
| CO 4 | -    | -    | 3    | -    | 2    | -    | -    |
| CO 5 | 2    | -    | -    | 3    |      | -    | -    |
| CO 6 | 2    | -    | -    | 3    | -    | -    | -    |

#### Assessment Pattern

| Bloom's Category | End Semester<br>Examination |
|------------------|-----------------------------|
| Apply            | 20                          |
| Analyse          | 20                          |

| Evaluate | 10 |
|----------|----|
| Create   | 10 |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

# **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in а course. through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: Python Programming for Embedded |
|--------------|----------------------------------------------|
| 222EEC007    | Applications                                 |

| Time : 2.5 Hours | ABDUL | Maximum : 60 Marks |
|------------------|-------|--------------------|

|    | TECHNOLOGICAL                                                                  |         |
|----|--------------------------------------------------------------------------------|---------|
|    | PART A (Answer all questions)                                                  |         |
| 1  | How to create functions in Python. Explain with suitable examples              | 5 marks |
| 2. | Discuss about the Imaging Libraries for Python.                                | 5 marks |
| 3. | Discuss the Micropython workflow.                                              | 5 marks |
| 4. | Briefly discuss the Micropython Supported hardwares for embedded applications. | 5 marks |
| 5  | Discuss the MicroPython code style guidelines and idioms                       | 5 marks |

|    | PART B (Answer any five questions)                             |         |
|----|----------------------------------------------------------------|---------|
|    |                                                                |         |
| 6  | Write down the example of how condition statements and looping | 7 marks |
|    | statements can be used in python                               |         |
| 7  | How to implement socket based communication using python.      | 7 marks |
|    | Explain with suitable example.                                 |         |
| 8  | Discuss the usage of REPL, Command-Line Tools                  | 7 marks |
| 9  | Discuss the features of Micropython                            | 7 marks |
|    |                                                                |         |
| 10 | Discuss the procedure for Micropython on Embedded              | 7 marks |
|    | development board?                                             |         |
| 11 | Discuss the procedure and steps to create a Smart alarm system | 7 marks |
|    | using micropython                                              |         |
| 12 | Discuss the procedure and steps to create a Smart Weather      | 7 marks |
|    | station using micropython                                      |         |

# Syllabus

Introduction to Python Programming - Modules, packages and Libraries in Python - Micropython for Embedded System - Micropython on Embedded hardware - Case studies and Advanced applications

**Course Plan** (For 3 credit courses, the content can be for 40 hrsand for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                                         | No. of   |
|-----|-------------------------------------------------------------------------------|----------|
|     | LINIVER SITV                                                                  | Lectures |
| 1   | Introduction to Python Programming                                            |          |
| 1.1 | Introduction to scripting language, Parts of Python Programming               | 1        |
|     | Language                                                                      |          |
| 1.2 | Control Flow Statements                                                       | 1        |
| 1.3 | Functions                                                                     | 3        |
| 1.4 | Strings - Lists - Dictionaries - Tuples and Sets.                             | 2        |
| 2   | Modules, packages and Libraries in Python                                     |          |
| 2.1 | Python Modules and Packages - Creating Modules and Packages                   | 2        |
| 2.2 | Libraries for Python - Library for Mathematical functionalities<br>and Tools. | 3        |
| 2.3 | Networking Libraries, Numerical Plotting Library - GUI Libraries              | 3        |
|     | for Python - Imaging Libraries for Python                                     |          |
| 3   | Micropython for Embedded System                                               |          |
| 3.1 | Introduction to Micropython                                                   | 3        |
| 3.2 | Micropython workflow                                                          | 1        |
| 3.3 | REPL, Command-Line Tools                                                      | 2        |
| 3.4 | Micropython IDE and programming                                               | 2        |
| 3.5 | Circuit python                                                                | 2        |
| 4   | Micropython on Embedded hardware                                              |          |
| 4.1 | Overview of Micropython Supported hardwares                                   | 1        |
| 4.2 | Setting Up Micropython on Embedded development board                          | 2        |
| 4.3 | Creating and deploying Micropython Code                                       | 3        |
| 4.4 | Interfacing sensors, actuators                                                | 3        |
| 5   | Case studies and Advanced applications                                        |          |
| 5.1 | Idiomatic Micropython                                                         | 2        |
| 5.2 | Thunder Bot, Racer bot                                                        | 2        |
| 5.3 | Sound and Music - Micropython                                                 | 2        |
| 5.4 | Smart Weather station                                                         | 1        |
| 5.5 | Smart Joke Machine                                                            | 1        |

- 1. Gowrishankar S and Veena A, "Introduction to Python Programming", CRC Press, Taylor & Francis Group, 2019
- 2. Fabrizio Romano, "Learn Python Programming", Second Edition, Packt Publishing, 2018.
- 3. Nicholas H. Tollervey, Programming with MicroPython, O'Reilly Media, Inc., 2017
- 4. Marwan Alsabbagh, MicroPython Cookbook, Packt, 2019



| CODE      | COURSE NAME     | CATEGORY   | L                           | Т | Ρ | CREDIT |
|-----------|-----------------|------------|-----------------------------|---|---|--------|
| 222550008 | HARDWARE DESIGN | PROGRAM    | 0                           | 0 | 0 | 2      |
| 222EEC008 | VERIFICATION    | ELECTIVE 4 | $\mathbf{VE} 4   3   0   0$ | U | 3 |        |

**Preamble:** Design verification is the most important aspects of hardware development, consuming as much as 60 to 80 percentage of development time. The course covers the design verification methods for complex digital integrated circuits. The recent trend in the semiconductor industry is toward System on Chip (SoC) design and development for various applications. In a SoC usually, many processor cores and the essential peripherals are wrapped. The major skill sets required for a design verification engineer are knowledge of processor architectures, SoC verification flow, SoC subsystems, parallel bus architecture, knowledge of various peripheral intellectual property (IP) cores, and test environment integration. Furthermore, knowledge of a design and verification language, verification methodology, etc. are required for building the verification environment, writing test cases, and test integration. The course delivers the necessary skills (System Verilog-based verification, assertion-based, and coverage-driven verification, random verification, verification methodologies, etc.) required for design verification

Course Outcomes: After the completion of the course the student will be able to

| CO 1 | Create test benches for block-level verification               |
|------|----------------------------------------------------------------|
| CO 2 | Learn a hardware design verification language                  |
| CO 3 | Develop automated test environment and test cases              |
| CO 4 | Understand complexities in SoC verification                    |
| CO 5 | Perform methodology based verification of complex SoCs         |
| CO 6 | Perform coverage driven, constraint random and assertion based |
|      | verification of complex designs.                               |

#### Mapping of course outcomes with program outcomes

|      | <b>PO</b> 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|-------------|------|------|------|------|------|------|
| CO 1 | 1           | -    | 2    | 3    | -    |      | -    |
| CO 2 | 1           | -    | -    | -    | 2    |      | -    |
| CO 3 | 1           | -    | 2    | 3    | -    | -    | -    |
| CO 4 | -           | -    | 2    | 014- | -    | -    | -    |
| CO 5 | 1           | -    | -    | 2    | 3    | 2    | -    |
| CO 6 | -           | -    | 2    | 3    | 2    | 2    | -    |

#### **Assessment Pattern**

| Bloom's Category | End Semester |
|------------------|--------------|
|                  | Examination  |
| Apply            | 20           |
| Analyse          | 10           |
| Evaluate         | 10           |
| Create           | 20           |

# Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# Model Question Paper

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: Hardware Design Verification |
|--------------|-------------------------------------------|
| 222EEC008    |                                           |

api abdul kalam

Time : 2.5 Hours

Maximum : 60 Marks

|    | PART A (Answer all questions)                                                                                                                                                                                                       |         |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 1  | What is an assertion? List the difference between concurrent and procedural assertions.                                                                                                                                             | 5 marks |
| 2. | Why System Verilog interfaces are usually virtual. List the difference<br>between normal interface and virtual interface.                                                                                                           | 5 marks |
| 3. | Write functional coverage model to verify a mod 8 counter.                                                                                                                                                                          | 5 marks |
| 4. | Assume a CPU is having 4 instructions {ADD,SUB,INC,DEC}, 4 registers{R0,R1,R2,R3} and 4 bit data, having 8 bit opcode. Write SV verification code to test the functionality of CPU. Use user defined data types to specify opcodes. | 5 marks |
| 5  | Explain the need for the design verification methodology.                                                                                                                                                                           | 5 marks |

|     | PART B (Answer any five questions)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 6.  | Design an 8 bit counter, and write self-checking test bench to verify the design.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7 marks |
| 7.  | Design verification architecture for a 128 X 8 SRAM. Implement the same using Verilog HDL. Use tasks to obtain good code density.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 7 marks |
| 8.  | With proper examples compare aggregation and inheritance property of SV class.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7 marks |
| 9.  | Develop System Verilog test bench to verify a 1024X8 Memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7 marks |
| 10. | Design a ones counter with the following behavior.<br>Ones Counter is a Counter which counts the number of one's coming<br>in serial stream. The Minimum value of the count is "0" and count<br>starts by incrementing one till "15". After "15" the counter rolls back<br>to "0". Reset is also provided to reset the counter value to "0". Reset<br>signal is active low. Input is 1 bit port for which the serial stream<br>enters. Out bit is 4 bit port from where the count values can be taken.<br>Reset and clock pins are also provided.<br>Develop a System Verilog based test bench to verify the design. | 7 marks |

| 11. | With    | proper  | depiction, | briefly   | explain     | the | phases | of | an | SoC | 7 marks |
|-----|---------|---------|------------|-----------|-------------|-----|--------|----|----|-----|---------|
|     | verific | cation. |            |           |             |     |        |    |    |     |         |
| 12. | Desig   | n a UVM | test bench | for an ei | ight bit Al | LU. |        |    |    |     | 7 marks |
|     |         |         |            |           |             |     |        |    |    |     |         |

#### Syllabus

#### Module I: Overview of hardware design verification

Overview of Verilog HDL. Design Verification using Verilog HDL-types of test benches, writing test cases. Verification Architecture, Test automation. Assertions and Coverage.

#### Module II: Hardware Design Verification Language-System Verilog

Introduction to C/C++, Object orient programming. Overview of Verification language-System Verilog. System Verilog test benches. Functional verification.

#### Module III: System Verilog Advanced features

Coverage driven Verification-System Verilog functional coverage. Constraint Random Verification. Assertion based Verification. IP Verification a case study.

# Module IV: SoC Verification

Overview of SoCs. SoC Verification architecture. Verification planning and phases of verification. Verification planning and phases of verification. Building SoC Verification environment. Writing test cases and test automation.

#### Module V: Methodology based Verification

Introduction to verification methodologies, Universal Verification Methodology (UVM), UVM components. Building UVM test bench/verification environment. UVM based IP verification a case study.

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Topic                                                                               | No. of   |
|-----|-------------------------------------------------------------------------------------|----------|
| no  | ropio                                                                               | Lectures |
| 1   | Overview of hardware design verification                                            |          |
| 1.1 | Overview of Verilog HDL                                                             | 2        |
| 1.2 | Design Verification using Verilog HDL-types of test benches,<br>writing test cases. | 2        |
| 1.3 | Verification Architecture, Test automation.                                         | 2        |
| 1.4 | Assertions and Coverage.                                                            | 2        |
| 2   | Hardware Design Verification Language-System Verilog                                |          |
| 2.1 | Introduction to C/C++, Object orient programming                                    | 2        |
| 2.2 | Overview of Verification language-System Verilog                                    | 2        |
| 2.3 | System Verilog test benches                                                         | 2        |
| 2.4 | Functional verification                                                             | 2        |
| 3   | System Verilog Advanced features                                                    |          |
| 3.1 | Coverage driven Verification-System Verilog functional coverage                     | 2        |
| 3.2 | Constraint Random Verification                                                      | 2        |

| 3.3 | Assertion based Verification                                  | 2 |
|-----|---------------------------------------------------------------|---|
| 3.4 | IP Verification a case study                                  | 2 |
| 4   | SoC Verification                                              |   |
| 4.1 | Overview of SoCs                                              | 2 |
| 4.2 | SoC Verification architecture                                 | 2 |
| 4.3 | Verification planning and phases of verification              | 2 |
| 4.4 | Building SoC Verification environment. Writing test cases and | 0 |
|     | test automation.                                              | 4 |
| 5   | Methodology based Verification                                |   |
| 5.1 | Introduction to verification methodologies                    | 2 |
| 5.2 | Universal Verification Methodology (UVM), UVM components      | 2 |
| 5.3 | Building UVM test bench/verification environment.             | 2 |
| 5.4 | UVM based IP verification a case study                        | 2 |

- 1. Spear, C. and Tumbush, G. SystemVerilog for Verification: A Guide to Learning the Testbench Language Features, 3 rd Edition, Springer, 2012.
- 2. Design Verification with 'e': By Samir Palnitkar.
- 3. Hardware Design Verification: Simulation and Formal Method-Based Approaches: By William K. Lam, Prentice Hall
- 4. Writing Testbenches: Functional Verification of HDL Models: By Janick Bergeron, Springer



| CODE      | COURSE NAME         | CATEGORY          | L | Τ | Ρ | CREDIT |
|-----------|---------------------|-------------------|---|---|---|--------|
| 222EEC009 | MIXED SIGNAL SYSTEM | PROGRAM           | 2 | 0 | 0 | 3      |
|           | DESIGN              | <b>ELECTIVE 4</b> | 3 |   |   |        |

**Preamble:** This course focuses on the concepts of mixed-signal system design. The course delivers the practical aspect of analog, digital and mixed-signal sub blocks of an electronic system. The course covers the fundamental principles of designing analog, mixed-signal, digital sub-blocks, and system integration. In addition, the course details the fundamentals of data converters, the central concept of oversampling, and noise shaping. As part of this course, candidates will use industry-standard tools for mixed-signal system design and simulation. The course is intended for candidates who are seeking to learn the mixed-signal circuit and system design.

**Course Outcomes:** After the completion of the course the student will be able to

| CO 1 | Detailed knowledge of static and dynamic behaviour of CMOS logic.      |
|------|------------------------------------------------------------------------|
| CO 2 | Basic understanding of Analog circuit building blocks                  |
| CO 3 | Detailed understanding of CMOS Digital Subsystem Design.               |
| CO 4 | Detailed understanding of Analog Mixed Signal Circuit Design.          |
| CO 5 | To address practical issues in Analog Mixed Signal System Design.      |
| CO 6 | Detailed Understanding of Data Converters and practical design issues. |

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|------|------|------|------|------|------|------|
| CO 1 | 1    |      | -    | 3    | -    | -    | -    |
| CO 2 | 1    | -    | -    | -    | 3    | -    | -    |
| CO 3 | 1    | -    | 2    | 3    | 2    | -    | -    |
| CO 4 | -    | -    | 2    | -    | 2    | 2    | -    |
| CO 5 | 1    | -    |      | 2    | 3    | -    | -    |
| CO 6 | -    | -    | 2    | 3    | -    | 2    | -    |

#### Mapping of course outcomes with program outcomes

#### Assessment Pattern

| Bloom's Category | End Semester<br>Examination |
|------------------|-----------------------------|
| Apply            | 20                          |
| Analyse          | 10                          |
| Evaluate         | 10                          |
| Create           | 20                          |

# Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in а course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: Mixed Signal System Design |
|--------------|-----------------------------------------|
| 222EEC009    |                                         |

| Time : 2.5 Hours   Maximum : 60 Mark |                                                                                                                                                                                                                                                                            |           |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| I                                    | PART A (Answer all questions)                                                                                                                                                                                                                                              |           |
| 1                                    | Show that MOSFET acts as a controlled resistor in deep triode region.                                                                                                                                                                                                      | 5 marks   |
| 2.                                   | With proper depiction briefly describe the implementation of a flip-<br>flop using pass transistors.                                                                                                                                                                       | 5 marks   |
| 3.                                   | Sketch and explain the working of a differential amplifier with passive load.                                                                                                                                                                                              | 5 marks   |
| 4.                                   | Briefly describe the interfacing of an ADC with a microcontroller.                                                                                                                                                                                                         | 5 marks   |
| 5                                    | Detail the practical considerations while designing a mixed signal PCB.                                                                                                                                                                                                    | 5 marks   |
|                                      | PART B (Answer any Five questions)                                                                                                                                                                                                                                         |           |
| 6.                                   | Explain the formation of the transfer characteristic of CMOS inverter with a neat diagram.                                                                                                                                                                                 | 5 7 marks |
| 7.                                   | Discuss the various short channel effects in MOS devices.                                                                                                                                                                                                                  | 7 marks   |
| 8.                                   | Implement the equation $X = ((\overline{A} + \overline{B}) (\overline{C} + \overline{D} + \overline{E}) + \overline{F}) \overline{G}$ using CMOS. Size the devices so that the output resistance is the same as that of an inverter with an NMOS W/L = 2 and PMOS W/L = 6. | g 7 marks |
| 9.                                   | With proper depiction, briefly describe the SNR analysis in the analog frontend signal chain of an electronic system.                                                                                                                                                      | 7 marks   |
| 10.                                  | <ul> <li>Describe how the small-signal voltage gain of a differential amplifier can be computed by applying:</li> <li>(i) Principle of superposition, and (ii) concepts of virtual ground and half circuit.</li> </ul>                                                     | 7 marks   |
| 11.                                  | Briefly describe the working principle of a pipe-lined ADC.                                                                                                                                                                                                                | 7 marks   |
| 12.                                  | Detail the steps involved in bring-up of a mixed signal electronic system.                                                                                                                                                                                                 | 7 marks   |

# Syllabus

# Module I: Overview of mixed signal system design

MOS Transistor operation and circuit design. CMOS Inverter AC and DC Characteristics. Analog Signal Processing. Overview of Analog Mixed Signal Circuit Design.

# Module II: Digital sub circuits

Fundamentals of CMOS logic implementation. Design and implementation of basic digital circuits-Flip-Flops, multiplexers, demultiplexers, encoders, decoders, etc. Design and implementation of complex digital sub-circuits-ALU, control unit, comparator, timer, PWM, etc. Design of memory subsystem.

# Module III: Analog Sub circuits

Operational amplifier basics, Differential amplifier basics. Feedback concepts and design of VCO, PLL. Design of analog frontend sub blocks and signal chain analysis.

# Module IV: Data converters

ADCs and DACs. Oversampling data converters.

# Module V: Mixed Signal system design

High level and low level design of mixed-signal system. Practical considerations of mixed-signal PCB design. Mixed-signal system bring up.

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | No                                                                |   |  |  |
|-----|-------------------------------------------------------------------|---|--|--|
| NO  | i opie                                                            |   |  |  |
| 1   | Overview of mixed signal system design                            |   |  |  |
| 1.1 | MOS Transistor operation and circuit design                       | 2 |  |  |
| 1.2 | CMOS Inverter AC and DC Characteristics                           | 2 |  |  |
| 1.3 | Analog Signal Processing                                          | 2 |  |  |
| 1.4 | Overview of Analog Mixed Signal Circuit Design                    | 2 |  |  |
| 2   | Digital sub circuits                                              |   |  |  |
| 2.1 | Fundamentals of CMOS logic implementation 2                       |   |  |  |
| 2.2 | Design and implementation of basic digital circuits-Flip-Flops, 2 |   |  |  |
|     | multiplexers, demultiplexers, encoders, decoders, etc.            |   |  |  |
| 2.3 | Design and implementation of complex digital sub-circuits-ALU, 2  |   |  |  |
|     | control unit, comparator, timer, PWM, etc.                        |   |  |  |
| 2.4 | Design of memory subsystem 2                                      |   |  |  |
| 3   | Analog Sub circuits                                               |   |  |  |
| 3.1 | Operational amplifier basics 2                                    |   |  |  |
| 3.2 | Differential amplifier basics. Feedback concepts and design of    |   |  |  |

|     | VCO, PLL.                                                       |   |
|-----|-----------------------------------------------------------------|---|
| 3.3 | Design of analog frontend sub blocks and signal chain analysis. | 4 |
| 4   | Data converters                                                 |   |
| 4.1 | ADCs and DACs                                                   | 4 |
| 4.2 | Oversampling data converters                                    | 4 |
| 5   | Mixed Signal system design a case study                         |   |
| 5.1 | High level and low level design of mixed-signal system          | 2 |
| 5.2 | Practical considerations of mixed-signal PCB design             | 4 |
| 5.3 | Mixed-signal system bring up                                    | 2 |

- 1. CMOS Analog Circuit Design, 2nd edition; by: Allen, Phillip E, Holberg , Douglas R, Oxford University Press, (Indian Edition
- 2. D A John, Ken Martin, Analog Integrated Circuit Design, 1st Edition, John Wiley
- 3. Ken Martin, Digital Integrated Circuit Design, John Wiley
- 4. Gray Paul R, Meyer, Robert G, Analysis and Design of Analog Integrated Circuits, 3 rd edition, John Wiley & Sons.
- 5. Sedra & Smith, Microelectronics Circuits, 5th Edition, Oxford University Press, (Indian Edition)
- Jan M. Rabaey, Anantha Chadrakasan, B. Nikolic ,Digital Integrated Circuits

   A Design Perspective 2nd Edition, Prentice Hall of India (Eastern Economy Edition). 85 / 104
- 7. Sung-Mo Kang, Yusuf Leblebici, CMOS Digital Integrated Circuits Analysis & Design,2nd Ed, Tata McGraw Hill.

In addition, manufacturers Device data sheets and application notes are to be referred to get practical and application oriented information.

| CODE      | COURSE NAME          | CATEGORY              | L | Т | Ρ | CREDIT |
|-----------|----------------------|-----------------------|---|---|---|--------|
| 222EEC010 | INFORMATION SECURITY | PROGRAM<br>ELECTIVE 4 | 3 | 0 | 0 | 3      |

**Preamble:** Information security, often referred to as InfoSec, refers to the processes and tools designed and deployed to protect sensitive business information from modification, disruption, destruction, and inspection. This course helps to understand and explain the risks faced by computer systems and networks, identify and analyze security problems in computer systems and networks, explain how standard security mechanisms work, develop security mechanisms to protect computer systems and networks, write programs that are more secure and use cryptography algorithms and protocols to achieve computer security.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| CO 1 | Learn fundamentals of cryptography and its application to network security   |
|------|------------------------------------------------------------------------------|
| CO 2 | Understand network security threats, security services, and                  |
|      | countermeasures.                                                             |
| CO 3 | Understand vulnerability analysis of network security                        |
| CO 4 | Acquire background on hash functions; authentication; firewalls; intrusion   |
|      | detection techniques                                                         |
| CO 5 | Gain hands-on experience with programming and simulation techniques for      |
|      | security protocols                                                           |
| CO 6 | Obtain background for original research in network security, especially      |
|      | wireless network and MANET security                                          |
| C0 7 | Understand the tradeoffs and criteria/concerns for security                  |
|      | countermeasure development                                                   |
| CO 8 | Apply methods for authentication, access control, intrusion detection and    |
|      | prevention                                                                   |
| CO 9 | Indentify and mitigate software security vulnerabilities in existing systems |

# Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|------|------|------|------|------|------|------|
| CO 1 | 1    | 1    | -    | 3    | -    | -    | -    |
| CO 2 | -    | -    | -    | -    | 1    | 2    | -    |
| CO 3 | -    | -    | 2    | -    | 2    | -    | -    |
| CO 4 | -    | -    | 3    | -    | 2    | -    | -    |
| CO 5 | 2    | -    | -    | 3    | -    | -    | -    |
| CO 6 | 2    | -    | -    | 3    | -    | -    | -    |

| <b>Bloom's Category</b> | End Semester |  |
|-------------------------|--------------|--|
|                         | Examination  |  |
| Apply                   | 20           |  |
| Analyse                 | 20           |  |
| Evaluate                | 10           |  |
| Create                  | 10           |  |

# Assessment Pattern

#### Mark distribution

| Total | tal CIE ESE |     | ESE       |
|-------|-------------|-----|-----------|
| Marks | CIE         | ESE | Duration  |
| 100   | 40          | 60  | 2.5 hours |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

#### **End Semester Examination Pattern:60 Marks**

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in а course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

# **Model Question Paper**

# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code:<br>222EEC010 | Course Name: Information Security |
|---------------------------|-----------------------------------|
|                           |                                   |

 Time : 2.5 Hours
 Maximum : 60 Marks

|    | PART A (Answer all questions)                             |         |
|----|-----------------------------------------------------------|---------|
| 1  | What is brute force attack?                               | 5 marks |
| 2. | What is One Time Pad?                                     | 5 marks |
| 3. | Write a note on Secure Hash Algorithm.                    | 5 marks |
| 4. | Differentiate Salami attack and Man-in-the- middle attack | 5 marks |
| 5  | How is Email Security achieved?                           | 5 marks |

|     | PART B (Answer any five questions)                                                                                                  |         |
|-----|-------------------------------------------------------------------------------------------------------------------------------------|---------|
| 6.  | Describe the principal threats to secrecy of passwords. What are two<br>common techniques used to protect a password file? Explain. | 7 marks |
| 7.  | Explain the steps followed in public key cryptography algorithms                                                                    | 7 marks |
| 8.  | Differentiate AES and DES Algorithms                                                                                                | 7 marks |
| 9.  | During its lifetime, a typical virus goes through the four phases.<br>Explain.                                                      | 7 marks |
| 13. | Discuss several software security concerns associated with writing<br>safe program code                                             | 7 marks |
| 11. | Explain Honeypots                                                                                                                   | 7 marks |
| 12. | Write a note on Design and Types of Firewalls                                                                                       | 7 marks |

# Syllabus

Introduction to Information Security - Conventional Cryptographic Techniques -Symmetric and Asymmetric Cryptographic Techniques, Authentication and Digital Signatures - Program Security - Security in Networks

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                         | No. of    |
|-----|---------------------------------------------------------------|-----------|
|     |                                                               | Lectures  |
| 1   | Introduction to Information Security                          |           |
| 1.1 | Attacks                                                       | 1         |
| 1.2 | Vulnerability                                                 | 1         |
| 1.3 | Security Goals                                                | 2         |
| 1.4 | Security Services and mechanisms                              | 2         |
| 2   | Conventional Cryptographic Techniques                         | ·         |
| 2.1 | Conventional substitution and transposition ciphers           | 1         |
| 2.2 | One-time Pad                                                  | 1         |
| 2.3 | Block cipher and Stream Cipher                                | 2         |
| 2.4 | Steganography                                                 | 1         |
| 3   | Symmetric and AsymmetricCryptographic Techniques, Author      | ntication |
|     | and Digital Signatures                                        |           |
| 3.1 | DES                                                           | 1         |
| 3.2 | AES                                                           | 1         |
| 3.3 | RSA algorithm                                                 | 1         |
| 3.4 | Use of Cryptography for authentication                        | 2         |
| 3.5 | Secure Hash function                                          | 2         |
| 3.6 | Key management – Kerberos                                     | 2         |
| 4   | Program Security :                                            |           |
| 4.1 | Nonmalicious Program errors                                   | 1         |
| 4.2 | Buffer overflow                                               | 1         |
| 4.3 | Incomplete mediation                                          | 1         |
| 4.4 | Time-of-check to Time-of- use Errors                          | 2         |
| 4.5 | Viruses                                                       | 1         |
| 4.6 | Trapdoors                                                     | 1         |
| 4.7 | Salami attack, Man-in-the- middle attacks                     | 1         |
| 4.8 | Covert channels                                               | 1         |
| 5   | Security in Networks :                                        |           |
| 5.1 | Threats in networks                                           | 1         |
| 5.2 | Network Security Controls – Architecture, Encryption          | 2         |
| 5.3 | Content Integrity, Strong Authentication, Access Controls     | 2         |
| 5.4 | Wireless Security, Honeypots, Traffic flow security           | 2         |
| 5.5 | Firewalls – Design and Types of Firewalls, Personal Firewalls | 2         |
| 5.6 | IDS, Email Security – PGP,S/MIME                              | 2         |

- 1. Security in Computing, Fourth Edition, by Charles P. Pfleeger, Pearson Education
- 2. Cryptography And Network Security Principles And Practice, Fourth or Fifth Edition, William Stallings, Pearson
- 3. Modern Cryptography: Theory and Practice, by Wenbo Mao, Prentice Hall.
- 4. Network Security Essentials: Applications and Standards, by William Stallings. Prentice Hall.



Electronics and Communication Engineering-EC2

| CODE      | COURSE NAME            | CATEGORY          | L               | Т | P | CREDIT |
|-----------|------------------------|-------------------|-----------------|---|---|--------|
| 222EEC011 | VISI SIGNAL PROCESSING | PROGRAM           | PROGRAM 3 0 0 3 | 3 |   |        |
|           |                        | <b>ELECTIVE 4</b> | 3               |   | 0 | 5      |

**Preamble:** Digital signal processing (DSP) has emerged over the last two decades as the single most key component in all electronic applications, e.g., multimedia and mobile communications, video compression, digital still and network cameras, mobile phones, smart antennas, GPS, biomedical signal processing, etc. Most of these applications impose several challenges in the implementation of DSP systems, like the capability to process high throughput data as demanded by the real-time application, as well as requiring less power and less chip area. This course aims at providing comprehensive coverage of some of the important techniques for designing efficient VLSI architectures for DSP. The course covers the skill sets required for a DSP engineer to implement various signal processing algorithms efficiently on a hardware platform like FPGA.

**Course Outcomes:** The COs shown are only indicative. For each course, there can be 4 to 6 COs.

After the completion of the course the student will be able to

| <b>CO</b> 1  | To cover techniques for designing efficient DSP architectures.             |
|--------------|----------------------------------------------------------------------------|
| $\mathbf{c}$ | To realize DSP architectures that will process high throughout data end/or |
|              | require less power and / or less chip area.                                |
| CO 3         | To learn a complete DSP system and fundamentals of pipelining and          |
| 05           | parallel processing.                                                       |
| CO 4         | To study the concepts of retiming, unfolding, transforms and rank order    |
| CO 4         | filters.                                                                   |
| CO 5         | To study different bit level architectures and their complexities.         |
| CO 6         | To realize array signal processing structures like spatial filter.         |

#### Mapping of course outcomes with program outcomes

|      | <b>PO 1</b> | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 | PO 7 |
|------|-------------|------|------|------|------|------|------|
| CO 1 | 2           | -    | 1    | 3    | -    |      | -    |
| CO 2 | -           | •    | 2    | -    | 3    | 2    | -    |
| CO 3 | -           | -    | 2    | 3    | 2    | -    | -    |
| CO 4 | -           | -    | 3 4  | 014- | 2    | -    | -    |
| CO 5 | 1           | -    |      | 3    | 2    | -    | -    |
| CO 6 | -           | -    | -    | 3    | -    | -    | -    |

#### **Assessment Pattern**

| Bloom's Category | End Semester |
|------------------|--------------|
|                  | Examination  |
| Apply            | 20           |
| Analyse          | 10           |
| Evaluate         | 10           |
| Create           | 20           |

# Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern: 40 Marks**

Preparing a review article based on peer reviewed original publications (minimum 10 publications shall be referred) : 15 marks

Course based task/Seminar/Data collection and interpretation: 15 marks

Test paper, 1 no. : 10 marks Test paper shall include minimum 80% of the syllabus.

# End Semester Examination Pattern: 60 Marks

The end semester examination will be conducted by the respective College. There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the through long answer questions students in а course, relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.



# APJ ABDUL KALAM TECHNOLOGICAL UNIVERSITY MONTH & YEAR

| Course Code: | Course Name: VLSI Signal Processing |
|--------------|-------------------------------------|
| 222EEC011    |                                     |

| Time : 2.5 Hours | Maximum : 60 Marks |
|------------------|--------------------|
|                  |                    |
|                  |                    |

| -  | ALLADUUL NALAM                                                                                            |         |
|----|-----------------------------------------------------------------------------------------------------------|---------|
|    | PART A (Answer all questions)                                                                             |         |
| 1  | Draw the systolic array structure of a 5 TAP FIR Filter.                                                  | 5 marks |
| 2. | Obtain a 2-parallel structure of the computation shown using<br>unfolding transformation.                 | 5 marks |
| 3. | Draw the structure and detail the RTL implementation of data broad cast 3 tap FIR filter.                 | 5 marks |
| 4. | Design a parallel pipelined architecture for radix-2 4-point FFT.                                         | 5 marks |
| 5  | Draw a coarse delay structure to obtain a maximum coarse delay of 200ns at a sampling frequency of 40MHz. | 5 marks |

|    |   | PART B (Answer any Five questions)                          |         |
|----|---|-------------------------------------------------------------|---------|
|    | 1 |                                                             |         |
| 6. |   | For the DFG shown, compute maximum sample rate and manually | 7 marks |
|    |   | retime to minimize clock period.                            |         |
|    |   |                                                             |         |
|    |   | (20) A (10) B D C (10) D (5)<br>D                           |         |
| 7. |   | Unfold the DFG shown using Unfolding factors 3 and 4.       | 7 marks |
|    |   |                                                             |         |

Electronics and Communication Engineering-EC2

|     | A<br>20D<br>C                                                                                                                |         |
|-----|------------------------------------------------------------------------------------------------------------------------------|---------|
| 8.  | Illustrate with an example the pipelining of FIR digital filter.                                                             | 7 marks |
| 9.  | Draw the structure and perform RTL implementation of the following equation.<br>y(n) = ax(n) + bx(n-2) + cx(n-5)             | 7 marks |
| 10. | Using Verilog HDL detail the RTL implementation of a 4-point parallel pipelined FFT architecture.                            | 7 marks |
| 11. | Draw the VLSI architecture of an 8 channel spatial filter.                                                                   | 7 marks |
| 12. | Design a Delay line architecture to generate up to 1usec delay with 5ns resolution. Assume the sampling frequency is 40 MHz. | 7 marks |

#### Syllabus

Signal processing basics – DSP algorithms – Retiming – Folding and unfolding – DSP architectures – RTL design – RTL implementation – Filter implementation – FIR - IIR – DIT FFT – Array signal processing – Spatial Filters – DAS Filter

**Course Plan** (For 3 credit courses, the content can be for 40 hrs and for 2 credit courses, the content can be for 26 hrs. The audit course in third semester can have content for 30 hours).

| No  | Торіс                                                    | No. of   |
|-----|----------------------------------------------------------|----------|
| NO  |                                                          | Lectures |
| 1   | Introduction to VLSI Signal processing                   |          |
| 1.1 | Graphical representation of DSP algorithms.              | 2        |
| 1.2 | Dataflow and control flow                                | 2        |
| 1.3 | Parallel pipelined design of DSP Algorithms              | 2        |
| 1.4 | Retiming                                                 | 2        |
| 2   | Unfolding and Folding                                    |          |
| 2.1 | Properties of unfolding                                  | 2        |
| 2.2 | unfolding and retiming                                   | 2        |
| 2.3 | Folding Transformation                                   | 2        |
| 2.4 | Register Minimization Techniques                         | 2        |
| 3   | VLSI Architectures for Digital Signal Processing         |          |
| 3.1 | Architectural Design at Register Transfer Level          | 2        |
| 3.2 | Design of data path and control path units               | 2        |
| 3.3 | Verilog RTL implementation                               | 4        |
| 4   | VLSI implementation of Filter and Transform structures   |          |
| 4.1 | FIR and IIR architectures                                | 4        |
| 4.2 | Serial and parallel implementation of DIT-FFT algorithm. | 4        |
| 5   | VLSI array signal processing                             |          |

| 5.1 | Overview of spatial filters                                 | 3 |
|-----|-------------------------------------------------------------|---|
| 5.2 | VLSI implementation of a delay and sum (DAS) spatial filter | 5 |

1. VLSI Signal Processing Systems - Keshab K Parhi, John Wiley and Son's, NY 1999.

2. Architectures for Digital Signal Processing - Peter Prissch, John Wiley and Son's NY 1998.

In addition, manufacturers Device data sheets and application notes are to be referred to get practical and application oriented information.


# **SEMESTER II**

# **INTERDISCIPLINARY ELECTIVE**



| COL                  | )E                                                      | C                                                                               | OURSE NAME                                               | CATEC                                                                | ORY                                          | L                 | T              | Ρ                | CREDI                      |
|----------------------|---------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------|-------------------|----------------|------------------|----------------------------|
| 222EE                | C <b>0</b> 84                                           | MEMS A                                                                          | ND SENSORS                                               | INTERDISC<br>ELEC                                                    | ISCIPLINARY<br>LECTIVE                       |                   |                | 0                | 3                          |
| Course               | Object<br>Introd<br>and m<br>Enable<br>mecha<br>lisite: | etives<br>uces stude<br>icrosystem<br>e the stud<br>nisms.<br>nil<br><b>nil</b> | ents to the need<br>in engineering ar<br>lents to unders | l of rapidly o<br>nd its applicat<br>tand the var<br>f the course th | emerging, a<br>ions in sense<br>rious sensir | rea<br>or t<br>1g | o<br>cec<br>ar | f M<br>hno<br>id | AEMS<br>blogy<br>actuation |
| CO1                  | Identi                                                  | fy structure                                                                    | al and sacrificial r                                     | naterials for M                                                      | IE Stadent w                                 | 111               |                | ub.              |                            |
| CO2                  | Descr                                                   | ihe the fahr                                                                    | ication steps in d                                       | esigning of vo                                                       | rious MFMS                                   | de                | wie            | 200              |                            |
| CO2                  | Apply                                                   | nrincinles                                                                      | for the design of S                                      | Sensor and ac                                                        | tuators                                      | ut                | . V IC         |                  |                            |
| CO4                  | Apply                                                   | MEMS for                                                                        | different applicati                                      | ons in variou                                                        | s fields of en                               | nin               | 001            | rine             | <u></u> т                  |
| 004                  | лрріу                                                   |                                                                                 | unicient applicati                                       |                                                                      | s licius of cli                              | giii              |                | . 1118           | 5                          |
|                      |                                                         | DINC                                                                            |                                                          |                                                                      |                                              |                   |                |                  |                            |
|                      |                                                         |                                                                                 | DOD                                                      | DO2                                                                  | DO4                                          |                   |                | -                | DOF                        |
|                      |                                                         | POI                                                                             | P02                                                      | PO3                                                                  | P04                                          |                   |                |                  | P05                        |
|                      |                                                         |                                                                                 |                                                          |                                                                      |                                              |                   |                |                  |                            |
|                      |                                                         |                                                                                 |                                                          |                                                                      |                                              |                   |                |                  |                            |
| <u> </u>             |                                                         | _                                                                               |                                                          |                                                                      |                                              |                   |                | _                |                            |
| C04                  |                                                         | _                                                                               |                                                          | ant Dattann                                                          |                                              |                   |                |                  |                            |
|                      |                                                         |                                                                                 | Assessm                                                  | ent Pattern                                                          |                                              | -                 | ~              |                  |                            |
|                      |                                                         |                                                                                 | Continuous A                                             | ssessment T                                                          | ests E                                       | nd                | . S            | em               | ester                      |
| BIO                  | om′s(                                                   | category                                                                        |                                                          | Test1 [%<br>(10Mark                                                  | oj Exa<br>s)                                 | 111<br>(6)        | in:<br>OM      | atio<br>[ar      | on [%]<br>ks)              |
| Remen                | nber                                                    |                                                                                 |                                                          | 10                                                                   |                                              |                   | 2              | 20               |                            |
| Under                | stand                                                   |                                                                                 |                                                          | 20                                                                   |                                              |                   | Z              | -0               |                            |
| Apply                |                                                         |                                                                                 |                                                          | 10                                                                   |                                              |                   | 2              | 20               |                            |
| Analys               | e                                                       |                                                                                 |                                                          | 10                                                                   |                                              |                   | 2              | 20               |                            |
| Evalua               | ite                                                     |                                                                                 |                                                          | 0.2.4                                                                |                                              |                   |                |                  |                            |
| Create               |                                                         |                                                                                 | 4                                                        | 014                                                                  |                                              |                   |                |                  |                            |
| Mark di              | istribı                                                 | ition                                                                           |                                                          |                                                                      |                                              |                   |                |                  |                            |
| Total Marks          |                                                         | CIE (Marks)                                                                     | ESE (M                                                   | arks)                                                                | E                                            | SE                | D              | uration          |                            |
|                      | 100                                                     |                                                                                 | 40                                                       | 60                                                                   | ·                                            |                   | 2.             | 5 ł              | iours                      |
| Continu              |                                                         | iternal Eva                                                                     | luation: 40 marks                                        | 3                                                                    | I                                            |                   |                |                  | ~                          |
| Preparin<br>publicat | ng a re<br>tions s                                      | eview article<br>shall be refe                                                  | e based on peer re<br>erred) : 15 marks                  | eviewed Origin                                                       | al publicatio                                | ons               | (m             | ini              | mum 10                     |

Course based task/Seminar/Micro project : 15 marks

Test paper 1 no. : 10 marks

Test paper shall include minimum 80% of the syllabus.

End Semester Examination: 60 marks

The end semester examination will be conducted by the respective college.

There will be two parts; Part A and Part B. Part A will contain 5 numerical/short answer questions with 1 question from each module, having 5 marks for each question (such questions shall be useful in the testing of knowledge, skills, comprehension, application, analysis, synthesis, evaluation and understanding of the students). Students should answer all questions. Part B will contain 7 questions (such questions shall be useful in the testing of overall achievement and maturity of the students in a course, through long answer questions relating to theoretical/practical knowledge, derivations, problem solving and quantitative evaluation), with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

#### SYLLABUS

#### **MODULE I**

**Introduction:** Introduction to MEMS and Microsystems, MEMS Classification, MEMS versus Microelectronics, Applications of MEMS in Various Industries, Some Examples of Microsensors, Microactuators, and Microsystems, Materials for MEMS, Laws of Scaling in miniaturization

#### **MODULE II**

**MEMS Fabrication**: Structure of Silicon, Single Crystal Growth Techniques, Photolithography, Oxidation, Diffusion, Ion Implantation, Physical Vapor Deposition, Chemical Vapor Deposition, Bulk Micromachining: Overview of Etching, Isotropic and Anisotropic Etching, Wet Etchants, Etch Stop Techniques, Dry Etching, Surface Micromachining, LIGA, SLIGA, Wafer Bonding, Electroplating

| 3 |
|---|
| _ |

1

2

#### **MODULE III**

**Microsensors and Microactuators:** Basic Modeling Elements in Mechanical, Electrical and Thermal Systems, Types of Beams: Cantilevers, Bridges, Fixed-Guided beams, Electrostatic sensing and Actuation: Parallel plate capacitor, Applications of parallel plate capacitors: Inertial sensor, Pressure sensor, Flow sensor, Parallel plate Actuators, Piezoresistive Sensors: Origin and Expressions of Piezoresistivity, Piezoresistive Sensor Materials, Applications of Piezoresistive Sensors, Piezoelectric Sensing and Actuation, Thermal Sensing and Actuation: Sensors and Actuators based on Thermal Expansion, Thermocouples, Thermoresistors, Shape Memory Alloy, Applications: Inertial sensors, Flow sensors, Infrared sensors

4

#### **MODULE IV**

**Layout, Simulation Tools, Packaging and Characterization techniques**: Introduction of layout, Simulation Tools, General considerations in Packaging, Bonding techniques for MEMS and Various Characterization Techniques for MEMS Devices

5

#### **MODULE V**

**Advances in MEMS:**RF-MEMS: MEMS devices for RF Applications: RF MEMS Switches and their applications, High-Q Capacitors and Inductors and Their

Applications in RF Circuits, Overview of Optical MEMS , Chemical-Bio MEMS and Nanoelectromechanical Systems

#### Text books

- MEMS and Microsystems design and manufacture by Tai-Ran Hsu, Tata McGraw Hill.
- MEMS by N. P. Mahalik, Tata McGraw Hill.
- Foundations of MEMS by Chang Liu, Pearson Prentice Hall.

#### Reference books

- Sensors and Transducers by M. J. Usher, McMillian Hampshire.
- Analysis and Design Principles of MEMS Devices by Minhang Bao, Elsevier.
- Fundamentals of Microfabrication by M. Madou, CRC Press.
- Microsensors by R.S. Muller, Howe, Senturia and Smith, IEEE Press.
- Semiconductor Sensors by S. M. Sze, Willy Inderscience Publications.

# COURSE CONTENTS AND LECTURE SCHEDULE

| No.       |                                                                                                                | No. of |  |  |
|-----------|----------------------------------------------------------------------------------------------------------------|--------|--|--|
|           |                                                                                                                | Hours  |  |  |
|           | MODULE 1                                                                                                       |        |  |  |
| 1.1       | Introduction to MEMS and Microsystems, MEMS Classification,<br>MEMS versus Microelectronics,                   | 1      |  |  |
| 1.2       | Applications of MEMS in Various Industries, Some Examples of<br>Microsensors, Microactuators, and Microsystems | 1      |  |  |
| 1.3       | Materials for MEMS,                                                                                            | 2      |  |  |
| 1.4       | Laws of Scaling in miniaturization                                                                             | 1      |  |  |
| MODULE II |                                                                                                                |        |  |  |
| 2.1       | Structure of Silicon, Single Crystal Growth Techniques,                                                        | 1      |  |  |
| 2.2       | Photolithography, Oxidation,                                                                                   | 1      |  |  |
| 2.3       | Diffusion, Ion Implantation,                                                                                   | 1      |  |  |
| 2.4       | Physical Vapor Deposition, Chemical Vapor Deposition,                                                          | 1      |  |  |
| 2.5       | Bulk Micromachining: Overview of Etching, Isotropic and<br>Anisotropic Etching,                                | 1      |  |  |
| 2.6       | Wet Etchants, Etch Stop Techniques, Dry Etching                                                                | 1      |  |  |

| 2.7     | Surface Micromachining                                                                                     | 1 |  |  |
|---------|------------------------------------------------------------------------------------------------------------|---|--|--|
| 2.8     | LIGA, SLIGA                                                                                                | 2 |  |  |
| 2.9     | Wafer Bonding, Electroplating                                                                              | 1 |  |  |
|         | MODULEIII                                                                                                  |   |  |  |
| 3.1     | Microsensors and Microactuators: Basic Modeling Elements in<br>Mechanical, Electrical and Thermal Systems, | 1 |  |  |
| 3.2     | Types of Beams: Fixed-Free (Cantilevers), Fixed-Fixed (Bridges),<br>Fixed-Guided beams,                    | 1 |  |  |
| 3.3     | Electrostatic sensing and Actuation: Parallel plate capacitor,                                             | 1 |  |  |
| 3.4     | Applications of parallel plate capacitors: Inertial sensor,                                                | 1 |  |  |
| 3.5     | Pressure sensor, Flow sensor, Parallel plate Actuators,                                                    | 1 |  |  |
| 3.6     | Piezoresistive Sensors: Origin and Expressions of Piezoresistivity,<br>Piezoresistive Sensor Materials,    | 1 |  |  |
| 3.7     | Applications of Piezoresistive Sensors,                                                                    | 1 |  |  |
| 3.8     | Piezoelectric Sensing and Actuation,                                                                       | 1 |  |  |
| 3.9     | Thermal Sensing and Actuation: Sensors and Actuators based on<br>Thermal Expansion,                        | 1 |  |  |
| 3.10    | Thermocouples, Thermoresistors,                                                                            | 1 |  |  |
| 3.11    | Shape Memory Alloy, Applications: Inertial sensors, Flow sensors, Infrared sensors                         | 2 |  |  |
|         | MODULEIV                                                                                                   |   |  |  |
| 4.1     | Introduction of layout, Simulation Tools,                                                                  | 1 |  |  |
| 4.2     | General considerations in Packaging and bonding<br>techniques in MEMS                                      | 2 |  |  |
| 4.3     | Various Characterization Techniques for MEMS Devices                                                       | 1 |  |  |
| MODULEV |                                                                                                            |   |  |  |
| 5.1     | Advances in MEMS: RF-MEMS: MEMS devices for RF<br>Applications:                                            | 1 |  |  |
| 5.2     | RF MEMS Switches and their applications,                                                                   | 1 |  |  |

5

| 5.3 | High-Q Capacitors and Inductors and Their Applications in RF<br>Circuits, | 1 |
|-----|---------------------------------------------------------------------------|---|
| 5.4 | Overview of Optical MEMS ,                                                | 1 |
| 5.5 | Chemical-Bio MEMS and Nanoelectromechanical Systems                       | 1 |

#### **Model Question Paper**

# A P J Abdul Kalam Technological University Second Semester M.Tech Degree Examination Course: 222EEC084MEMS and Sensors Time: 150 Minutes Max. Marks: 60

#### PART A

#### Answer All Questions

- 1 Mention the criteria for selecting materials for the masks used in 5 etching. List four materials used as masks.
- 2 Define etch stop? List different methods used to stop etching 5 and explain one with sketches
- 3 Explain with neat sketches the type of mechanical beams and 5 boundary conditions associated with supports
- 4 State the various levels of micro system packaging
- 5 With neat sketches explain the construction and working of a 5 shunt type RF MEMS switch.

#### PART B

#### Answer any five question

- 6 A silicon substrate is doped with phosphorus ions at 100 KeV. 7 Assume the maximum concentration after the doping is 30 x  $10^{18}$ /cm<sup>3</sup>. Find: (a) the dose, Q, (b) the dopant concentration at the depth 0.15 µm, (c) the depth at which the dopant concentration is at 0.15% of the maximum value. (Given: Rp = 135 nm and  $\Delta$ Rp = 53.5 x 10<sup>-7</sup>cm at 100 KeV energy level).
- 7 Explain in the light of scaling, assuming a 10 times reduction of 7 size of the actuator. Which of the electrostatic and electromagnetic forces are best suited for micro device actuation and why?
- 8 Explain the purpose of micro cantilevers in MEMS systems. 7 What is the relevance of Spring constant (k) of the mechanical structure in the microsystems.

- 9 Explain the principle of operation of the following micro sensors 7(i) Comb drives (ii) Shape Memory Alloys
- 10 Explain the challenges involved in BioMEMS. List three 7 applications of BioMEMS.
- 11 Explain Various bonding techniques associated with MEMS and 7 their implications on packaging
- 12 Explain the LIGA process associated with MEMS fabrication 7 with suitable sketches



| CODE      | COURSE NAME                            | CATEGORY                      | L | Т | Ρ | CREDIT |
|-----------|----------------------------------------|-------------------------------|---|---|---|--------|
| 222EEC085 | NANO MATERIALS<br>FOR DRUG<br>DELIVERY | INTERDISCIPLINARY<br>ELECTIVE | 3 | 0 | 0 | 3      |

**Preamble:** To inspire the students with interest to investigate role of new nanomaterials and devices drug delivery.

**Course Outcomes:** After the completion of the course the student will be able to

| <b>CO</b> 1 | Familiarize the concepts of nano materials for drug delivery |
|-------------|--------------------------------------------------------------|
| CO 2        | Investigate the use of nano materials for drug delivery      |
| CO 3        | Investigate the use of nanodevices for drug targeting        |
|             |                                                              |

#### Mapping of course outcomes with program outcomes

|      | PO 1 | PO 2 | PO 3 | PO 4 | PO 5 | PO 6 |
|------|------|------|------|------|------|------|
| CO 1 |      |      | 3    |      |      |      |
| CO 2 |      |      | 3    |      |      |      |
| CO 3 |      |      | 3    |      |      |      |

#### **Assessment Pattern**

| <b>Bloom's Category</b> | End Semester |
|-------------------------|--------------|
|                         | Examination  |
| Apply                   | 20           |
| Analyse                 | 40           |
| Evaluate                |              |
| Create                  | Esta.        |

#### Mark distribution

| Total<br>Marks | CIE | ESE | ESE<br>Duration |
|----------------|-----|-----|-----------------|
| 100            | 40  | 60  | 2.5 hours       |

#### **Continuous Internal Evaluation Pattern**

Micro project/Course based project : 20 marks Course based task/Seminar/Quiz : 10 marks

Test paper, 1 no. : 10 marks

The project shall be done individually. Group projects not permitted. Test paper shall include minimum 80% of the syllabus.

## **End Semester Examination Pattern:**

There will be two parts; Part A and Part B. Part A will contain 5 short answer questions with 1 question from each module, having 5 marks for each question. Students should answer all questions. Part B will contain 7 questions with minimum one question from each module of which student should answer any five. Each question can carry 7 marks.

#### Syllabus and course plan

|     | I EU TINULUUIUAI                                                 |          |  |  |  |
|-----|------------------------------------------------------------------|----------|--|--|--|
| No  | Торіс                                                            | No. of   |  |  |  |
| NO  | UNIVERSILI                                                       | Lectures |  |  |  |
| 1   | Nanomedicines                                                    |          |  |  |  |
|     | Basic concepts in the design, specification and desired features |          |  |  |  |
|     | of nanomedicine and general process steps involved in their      |          |  |  |  |
| 1.1 | preparation Nanomedicines for various disease conditions:        | 4        |  |  |  |
|     | infectious diseases, neurological diseases, pulmonary disorders, |          |  |  |  |
|     | cardiovascular diseases                                          |          |  |  |  |
|     | cancer: nano-chemotherapy, - radiation therapy, -                |          |  |  |  |
|     | immunotherapy, -nuclear medicine therapy, -photodynamic          |          |  |  |  |
| 1.2 | therapy, - photothermal and RF hyperthermia therapy,             | 4        |  |  |  |
|     | scintillation therapy, gene-therapy: DNA, RNA delivery.          |          |  |  |  |
|     | nanomedicines for theraposis                                     |          |  |  |  |
| 2   | Drug Delivery Systems                                            |          |  |  |  |
|     | Administration Deutoes Oral Drug Delivery Factures of            |          |  |  |  |
| 2.1 | Costrointesting tract (GI) Targeting of drugs in the GI tract    | 4        |  |  |  |
|     | Design and fabrication of oral systems. Dissolution controlled   |          |  |  |  |
|     | diffusion controlled osmotic controlled chemically controlled    |          |  |  |  |
| 2.2 | release. Intravenous Drug Delivery - Factors controlling         |          |  |  |  |
|     | pharmacokinetics of IV formulations, Concept of opsonization     |          |  |  |  |
| 3   | Drug Delivery Devices                                            |          |  |  |  |
|     | Transdermal Drug Delivery, Structure of human skin and           |          |  |  |  |
| 3.1 | theoretical advantages of the transdermal route, Transdermal     | 4        |  |  |  |
|     | penetration of drugs, adhesion, bioactivity.                     |          |  |  |  |
|     | Intranasal Drug Delivery - Nasal physiology and intranasal       |          |  |  |  |
| 3.2 | Drug Administration, Nasal drug delivery devices, Ocular Drug    |          |  |  |  |
|     | Delivery devices; Miscellaneous Drug Delivery                    |          |  |  |  |
| 4   | Advanced Drug Delivery                                           |          |  |  |  |
|     | Concept of Drug Targeting; Prodrug and Bioconjugation;           |          |  |  |  |
|     | Nanoscale Drug Delivery Systems - Advantages of nanodrug         |          |  |  |  |
| A 1 | delivery – Improvements in pharmacokinetics, bioavailability,    | А        |  |  |  |
| 4.1 | biodistribution; Concepts of controlled and sustained drug       | 4        |  |  |  |
|     | of papaparticulate carriers                                      |          |  |  |  |
|     | or nanoparticulate carriers                                      |          |  |  |  |

| 4.2 | Nanocarriers for drug delivery - Lipid based pharmaceutical<br>nanoparticles – Liposomes, Solid Lipid Nanoparticles,<br>Nanostructured Lipid Carriers, Cubosomes and Hexosomes,<br>Polymeric Micelles, DNA- Based Nanomaterials, Dendrimers,<br>Polymeric nanoparticles, Inorganic nanoparticles, Hydrogels for<br>controlled drug delivery | 4 |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 5   | Active and passive nanocarriers                                                                                                                                                                                                                                                                                                             |   |
| 5.1 | Concept of targeting, Site Specific Drug delivery utilizing<br>Monoclonal Antibodies, Peptides, Other Biomolecules, Stimuli-<br>Responsive Target<br>Strategies; Implants; Protein and Peptide Drug Delivery;<br>Delivery of Nucleic Acids                                                                                                  | 3 |
| 5.2 | Delivery of Vaccines; Aptamers in Advanced Drug Delivery;<br>Biomimetic Self-Assembling Nanoparticles                                                                                                                                                                                                                                       | 2 |
| 5.3 | Nanotechnology Challenges; Regulatory Considerations and<br>Clinical Issues in Advanced Drug<br>Delivery                                                                                                                                                                                                                                    | 3 |

# Books-

- 1. Drug Delivery Systems, Pieter Stroeve and MortezaMahmoudi, World Scientific Series: From
- 2. Biomaterials towards Medical Devices, Vol I, 2018.
- 3. Nanoparticulates as Drug Carriers, Vladimir Torchillin, Imperial College Press, 2006
- 4. Drug Delivery Systems, Third Edition, Vasant V Ranade, John B. Cannon, by CRC Press, 2011

